欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADM7008 参数 Datasheet PDF下载

ADM7008图片预览
型号: ADM7008
PDF下载: 下载PDF文件 查看货源
内容描述: 八以太网10 / 100M PHY [Octal Ethernet 10/100M PHY]
分类和应用: 外围集成电路数据传输以太网局域网(LAN)标准时钟
文件页数/大小: 92 页 / 2746 K
品牌: ETC [ ETC ]
 浏览型号ADM7008的Datasheet PDF文件第17页浏览型号ADM7008的Datasheet PDF文件第18页浏览型号ADM7008的Datasheet PDF文件第19页浏览型号ADM7008的Datasheet PDF文件第20页浏览型号ADM7008的Datasheet PDF文件第22页浏览型号ADM7008的Datasheet PDF文件第23页浏览型号ADM7008的Datasheet PDF文件第24页浏览型号ADM7008的Datasheet PDF文件第25页  
ADM7008  
Interface Description  
Pin #  
Pin Name  
Type Pin Description  
0: Normal REFCLK clock path  
1: REFCLK delay by 2 ns  
RMII Mode  
O,  
Port 4 Carrier Sense/Receive Data Valid. CRSDV_P4 asserts  
CRSDV_P4  
8mA when the receive medium is non-idle. The assertion of  
CRSDV_P4 is asynchronous to REFCLK. At the de-assertion  
of carrier, CRSDV_P4 de-asserts synchronously to REFCLK  
only on the first di-bit of RXD. If there is still data in the FIFO  
not yet presented onto RXD, then on the second di-bit of RXD,  
CRSDV_P4 is asserted synchronously to REFCLK. The  
toggling of CRSDV_P4 on the first and second di-bit continues  
until all the data in the FIFO is presented onto RXD.  
CRSDV_P4 is asserted for the duration of carrier activity for a  
false carrier event.  
Not Used.  
SMII Mode  
N/A  
Not used in SMII Mode  
125M Receive Clock. This pin acts as 125M receive clock  
when ADM7008 is programmed to SS_SMII mode. All  
SSS_SMII_RXD are synchronous to the rising edge of this  
clock.  
SS_SMII Mode  
RXCLK  
Note: that clock on this pin will not be active during power on  
reset due to power on setting.  
RMII Mode  
76, 77  
I,  
Port 4 RMII Transmit Data. Transmit data for port 4 inputs the  
TXD[1:0]_P4  
TTL, di-bits that re transmitted and are driven synchronously to  
PD  
REFCLK. Note that in 100Mb/s mode, TXD can change once  
per REFCLK cycle, whereas in 10Mb/s mode, TXD must be  
held steady for 10 consecutive REFCLK cycles.  
SMII Mode  
Link and Activity LED/Port 4 SMII Transmit Data. TXD0 for port  
4 inputs the data that is transmitted and is driven synchronously  
to SMII_REFCLK (pin 70). In 100Mb/s mode, TXD0 inputs a  
new 10-bit segment starting with SYNC. In 10Mb/s mode,  
TXD0 must repeat each 10-bit segment 10 times.  
LNKACT_P4,  
SMII_TXD_P4  
TXD1_P4 acts as Port 4 Link/Activity LED in both SMII and  
SS_SMII Mode. See LED Description for more detail.  
Link and Activity LED/Port 4 SS_SMII Transmit Data. TXD0 for  
port 4 inputs the data that is transmitted and is driven  
SS_SMII Mode  
LNKACT_P4,  
synchronously to TXCLK (pin 70). In 100Mb/s mode, TXD0  
inputs a new 10-bit segment starting with SYNC. In 10Mb/s  
mode, TXD0 must repeat each 10-bit segment 10 times.  
Port 4 Transmit Enable. Transmit Enable for port 4 indicates  
SSSMII_TXD_P4  
RMII Mode  
TXEN_P4  
78  
I,  
TTL that the di-bit on TXD is valid and it is driven synchronously to  
REFCLK.  
SMII Mode  
SMII 125M Reference Clock. In SMII Mode, this pin acts as  
125M reference clock for all ports. All transmit and receive data  
(include transmit enable and receive data valid) should be  
synchronous to the rising edge of this clock.  
SMII_REFCLK  
ADMtek Inc.  
2-9  
 复制成功!