欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第290页浏览型号HD6417709SF133B的Datasheet PDF文件第291页浏览型号HD6417709SF133B的Datasheet PDF文件第292页浏览型号HD6417709SF133B的Datasheet PDF文件第293页浏览型号HD6417709SF133B的Datasheet PDF文件第295页浏览型号HD6417709SF133B的Datasheet PDF文件第296页浏览型号HD6417709SF133B的Datasheet PDF文件第297页浏览型号HD6417709SF133B的Datasheet PDF文件第298页  
Bits 11, 7, and 6—Area 5 Address OE/WE Assert Delay (A5TED2, A5TED1, A5TED0):  
Specify the delay time from address output to OE/WE assertion for the PCMCIA interface  
connected to area 5.  
Bit 11:  
Bit 7:  
Bit 6:  
A5TED2  
A5TED1  
A5TED0  
Description  
0
0
1
0
1
0
1
0
1
0
1
0
1
0.5-cycle delay  
1.5-cycle delay  
2.5-cycle delay  
3.5-cycle delay  
4.5-cycle delay  
5.5-cycle delay  
6.5-cycle delay  
7.5-cycle delay  
(Initial value)  
1
Bits 10, 5, and 4—Area 6 Address OE/WE Assert Delay (A6TED2, A6TED1, A6TED0): The  
A6TED bits specify the delay time from address output to OE/WE assertion for the PCMCIA  
interface connected to area 6.  
Bit 10:  
Bit 5:  
Bit 4:  
A6TED2  
A6TED1  
A6TED0  
Description  
0
0
1
0
1
0
1
0
1
0
1
0
1
0.5-cycle delay  
1.5-cycle delay  
2.5-cycle delay  
3.5-cycle delay  
4.5-cycle delay  
5.5-cycle delay  
6.5-cycle delay  
7.5-cycle delay  
(Initial value)  
1
Rev. 5.00, 09/03, page 250 of 760  
 复制成功!