欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第293页浏览型号HD6417709SF133B的Datasheet PDF文件第294页浏览型号HD6417709SF133B的Datasheet PDF文件第295页浏览型号HD6417709SF133B的Datasheet PDF文件第296页浏览型号HD6417709SF133B的Datasheet PDF文件第298页浏览型号HD6417709SF133B的Datasheet PDF文件第299页浏览型号HD6417709SF133B的Datasheet PDF文件第300页浏览型号HD6417709SF133B的Datasheet PDF文件第301页  
10.2.8  
Refresh Timer Control/Status Register (RTCSR)  
The refresh timer control/status register (RTCSR) is a 16-bit readable/writable register that  
specifies the refresh cycle, whether to generate an interrupt, and the cycle of that interrupt. It is  
initialized to H'0000 by a power-on reset, but is not initialized by a manual reset or in standby  
mode. Make the RTCOR setting before setting bits CKS2 to CKS0 in RTCSR.  
Note: The method of writing to RTCSR differs from that for general registers to ensure that  
RTCSR is not rewritten incorrectly. Use a word transfer instruction to set the upper byte as  
B'10100101 and the lower byte as the write data. For details, see section 10.2.12, Cautions  
on Accessing Refresh Control Related Registers.  
Bit:  
15  
0
14  
0
13  
0
12  
0
11  
0
10  
0
9
0
8
0
Initial value:  
R/W:  
R
R
R
R
R
R
R
R
Bit:  
7
6
CMIE  
0
5
CKS2  
0
4
CKS1  
0
3
CKS0  
0
2
1
OVIE  
0
0
LMTS  
0
CMF  
0
OVF  
0
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bits 15 to 8—Reserved: These bits are always read as 0. The write value should always be 0.  
Bit 7—Compare Match Flag (CMF): Indicates that the values of RTCNT and RTCOR match.  
Bit 7: CMF  
Description  
0
The values of RTCNT and RTCOR do not match  
(Initial value)  
Clearing condition: When a refresh is performed after 0 has been written to  
CMF and RFSH = 1 and RMODE = 0 (to perform a CBR refresh)  
1
The values of RTCNT and RTCOR match  
*
Setting condition: RTCNT = RTCOR  
Note: * Contents do not change when 1 is written to CMF.  
Bit 6—Compare Match Interrupt Enable (CMIE): Enables or disables an interrupt request  
caused when CMF in RTCSR is set to 1. Do not set this bit to 1 when using auto-refresh.  
Bit 6: CMIE  
Description  
0
1
Interrupt request by CMF is disabled  
Interrupt request by CMF is enabled  
(Initial value)  
Rev. 5.00, 09/03, page 253 of 760  
 复制成功!