欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT41J256M4 参数 Datasheet PDF下载

MT41J256M4图片预览
型号: MT41J256M4
PDF下载: 下载PDF文件 查看货源
内容描述: DDR3 SDRAM MT41J256M4 â ????梅格32 ×4× 8银行MT41J128M8 â ????梅格16 ×8× 8银行MT41J64M16 â ???? 8梅格×16× 8银行 [DDR3 SDRAM MT41J256M4 – 32 Meg x 4 x 8 banks MT41J128M8 – 16 Meg x 8 x 8 banks MT41J64M16 – 8 Meg x 16 x 8 banks]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 214 页 / 2938 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT41J256M4的Datasheet PDF文件第135页浏览型号MT41J256M4的Datasheet PDF文件第136页浏览型号MT41J256M4的Datasheet PDF文件第137页浏览型号MT41J256M4的Datasheet PDF文件第138页浏览型号MT41J256M4的Datasheet PDF文件第140页浏览型号MT41J256M4的Datasheet PDF文件第141页浏览型号MT41J256M4的Datasheet PDF文件第142页浏览型号MT41J256M4的Datasheet PDF文件第143页  
1Gb: x4, x8, x16 DDR3 SDRAM  
Mode Register 0 (MR0)  
Table 76: Burst Order  
Starting  
Burst  
Length  
READ/  
WRITE  
Column Address Burst Type = Sequential  
Burst Type = Interleaved  
(A[2, 1, 0])  
0 0 0  
0 0 1  
0 1 0  
0 1 1  
1 0 0  
1 0 1  
1 1 0  
1 1 1  
0 V V  
1 V V  
0 0 0  
0 0 1  
0 1 0  
0 1 1  
1 0 0  
1 0 1  
1 1 0  
1 1 1  
V V V  
(Decimal)  
(Decimal)  
Notes  
1, 2  
1, 2  
1, 2  
1, 2  
1, 2  
1, 2  
1, 2  
1, 2  
1, 3, 4  
1, 3, 4  
1
4 chop  
READ  
0, 1, 2, 3, Z, Z, Z, Z  
1, 2, 3, 0, Z, Z, Z, Z  
2, 3, 0, 1, Z, Z, Z, Z  
3, 0, 1, 2, Z, Z, Z, Z  
4, 5, 6, 7, Z, Z, Z, Z  
5, 6, 7, 4, Z, Z, Z, Z  
6, 7, 4, 5, Z, Z, Z, Z  
7, 4, 5, 6, Z, Z, Z, Z  
0, 1, 2, 3, X, X, X, X  
4, 5, 6, 7, X, X, X, X  
0, 1, 2, 3, 4, 5, 6, 7  
1, 2, 3, 0, 5, 6, 7, 4  
2, 3, 0, 1, 6, 7, 4, 5  
3, 0, 1, 2, 7, 4, 5, 6  
4, 5, 6, 7, 0, 1, 2, 3  
5, 6, 7, 4, 1, 2, 3, 0  
6, 7, 4, 5, 2, 3, 0, 1  
7, 4, 5, 6, 3, 0, 1, 2  
0, 1, 2, 3, 4, 5, 6, 7  
0, 1, 2, 3, Z, Z, Z, Z  
1, 0, 3, 2, Z, Z, Z, Z  
2, 3, 0, 1, Z, Z, Z, Z  
3, 2, 1, 0, Z, Z, Z, Z  
4, 5, 6, 7, Z, Z, Z, Z  
5, 4, 7, 6, Z, Z, Z, Z  
6, 7, 4, 5, Z, Z, Z, Z  
7, 6, 5, 4, Z, Z, Z, Z  
0, 1, 2, 3, X, X, X, X  
4, 5, 6, 7, X, X, X, X  
0, 1, 2, 3, 4, 5, 6, 7  
1, 0, 3, 2, 5, 4, 7, 6  
2, 3, 0, 1, 6, 7, 4, 5  
3, 2, 1, 0, 7, 6, 5, 4  
4, 5, 6, 7, 0, 1, 2, 3  
5, 4, 7, 6, 1, 0, 3, 2  
6, 7, 4, 5, 2, 3, 0, 1  
7, 6, 5, 4, 3, 2, 1, 0  
0, 1, 2, 3, 4, 5, 6, 7  
WRITE  
READ  
8
1
1
1
1
1
1
1
WRITE  
1, 3  
1. Internal READ and WRITE operations start at the same point in time for BC4 as they do  
for BL8.  
Notes:  
2. Z = Data and strobe output drivers are in tri-state.  
3. V = A valid logic level (0 or 1), but the respective input buffer ignores level-on input  
pins.  
4. X = “Don’t Care.”  
DLL RESET  
DLL RESET is defined by MR±[8] (see Figure 53 (page 138)). Programming MR±[8] to 1  
activates the DLL RESET function. MR±[8] is self-clearing, meaning it returns to a value  
of ± after the DLL RESET function has been initiated.  
Anytime the DLL RESET function is initiated, CKE must be HIGH and the clock held  
stable for 512 (tDLLK) clock cycles before a READ command can be issued. This is to  
allow time for the internal clock to be synchronized with the external clock. Failing to  
wait for synchronization to occur may result in invalid output timing specifications,  
such as tDQSCK timings.  
Write Recovery  
WRITE recovery time is defined by MR±[11:9] (see Figure 53 (page 138)). Write recovery  
values of 5, 6, 0, 8, 1±, or 12 may be used by programming MR±[11:9]. The user is re-  
PDF: 09005aef826aa906  
1Gb_DDR3_SDRAM.pdf - Rev. L 03/13 EN  
Micron Technology, Inc. reserves the right to change products or specifications without notice.  
139  
‹ 2006 Micron Technology, Inc. All rights reserved.  
 复制成功!