欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCV200E-6FGG456I 参数 Datasheet PDF下载

XCV200E-6FGG456I图片预览
型号: XCV200E-6FGG456I
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 1176 CLBs, 63504 Gates, 357MHz, 5292-Cell, CMOS, PBGA456, FBGA-456]
分类和应用: 时钟可编程逻辑
文件页数/大小: 99 页 / 927 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCV200E-6FGG456I的Datasheet PDF文件第51页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第52页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第53页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第54页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第56页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第57页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第58页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第59页  
R
Spartan-II FPGA Family: DC and Switching Characteristics  
Global Clock Setup and Hold for LVTTL Standard, with DLL (Pin-to-Pin)  
Speed Grade  
-6  
-5  
Symbol  
Description  
Device  
Min  
Min  
Units  
T
PSDLL / TPHDLL Input setup and hold time relative  
to global clock input signal for  
LVTTL standard, no delay, IFF,(1)  
with DLL  
All  
1.7 / 0  
1.9 / 0  
ns  
Notes:  
1. IFF = Input Flip-Flop or Latch  
2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured  
relative to the Global Clock input signal with the slowest route and heaviest load.  
3. DLL output jitter is already included in the timing calculation.  
4. A zero hold time listing indicates no hold time or a negative hold time.  
5. For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different  
Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard  
Global Clock Input Adjustments," page 61.  
Global Clock Setup and Hold for LVTTL Standard, without DLL (Pin-to-Pin)  
Speed Grade  
-6  
-5  
Symbol  
Description  
Device  
XC2S15  
XC2S30  
XC2S50  
XC2S100  
XC2S150  
XC2S200  
Min  
Min  
Units  
ns  
T
PSFD / TPHFD  
Input setup and hold time relative  
to global clock input signal for  
LVTTL standard, no delay, IFF,(1)  
without DLL  
2.2 / 0  
2.2 / 0  
2.2 / 0  
2.3 / 0  
2.4 / 0  
2.4 / 0  
2.7 / 0  
2.7 / 0  
2.7 / 0  
2.8 / 0  
2.9 / 0  
3.0 / 0  
ns  
ns  
ns  
ns  
ns  
Notes:  
1. IFF = Input Flip-Flop or Latch  
2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured  
relative to the Global Clock input signal with the slowest route and heaviest load.  
3. A zero hold time listing indicates no hold time or a negative hold time.  
4. For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different  
Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard  
Global Clock Input Adjustments," page 61.  
DS001-3 (v2.8) June 13, 2008  
Product Specification  
www.xilinx.com  
Module 3 of 4  
55  
 复制成功!