R
DC and Switching Characteristics
IEEE 1149.1/1553 JTAG Test Access Port Timing
TCCH
TCCL
TCK
(Input)
1/FTCK
TTCKTMS
TTMSTCK
TMS
(Input)
TTDITCK
TTCKTDI
TDI
(Input)
TTCKTDO
TDO
(Output)
DS312-3_79_032409
Figure 79: JTAG Waveforms
Table 123: Timing for the JTAG Test Access Port
All Speed Grades
Min Max
Symbol
Description
Units
Clock-to-Output Times
T
The time from the falling transition on the TCK pin
to data appearing at the TDO pin
1.0
11.0
ns
TCKTDO
Setup Times
T
The time from the setup of data at the TDI pin to
the rising transition at the TCK pin
7.0
7.0
-
-
ns
ns
TDITCK
T
The time from the setup of a logic level at the TMS
pin to the rising transition at the TCK pin
TMSTCK
Hold Times
T
The time from the rising transition at the TCK pin
to the point when data is last held at the TDI pin
0
0
-
-
ns
ns
TCKTDI
T
The time from the rising transition at the TCK pin
to the point when a logic level is last held at the
TMS pin
TCKTMS
Clock Timing
T
T
F
The High pulse width at the TCK pin
The Low pulse width at the TCK pin
Frequency of the TCK signal
5
5
-
-
-
ns
ns
CCH
CCL
TCK
30
MHz
Notes:
1. The numbers in this table are based on the operating conditions set forth in Table 77.
160
www.xilinx.com
DS312-3 (v3.8) August 26, 2009
Product Specification