MSP430F530x, MSP430F5310
SLAS677B –SEPTEMBER 2010–REVISED MARCH 2011
www.ti.com
Table 46. Port P1 (P1.0 to P1.7) Pin Functions
CONTROL BITS/SIGNALS
PIN NAME (P1.x)
x
FUNCTION
P1DIR.x
P1SEL.x
P1.0/TA0CLK/ACLK
0
P1.0 (I/O)
TA0CLK
I: 0; O: 1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
ACLK
1
P1.1/TA0.0
1
2
3
4
5
6
7
P1.1 (I/O)
TA0.CCI0A
TA0.0
I: 0; O: 1
0
1
P1.2/TA0.1
P1.2 (I/O)
TA0.CCI1A
TA0.1
I: 0; O: 1
0
1
P1.3/TA0.2
P1.3 (I/O)
TA0.CCI2A
TA0.2
I: 0; O: 1
0
1
P1.4/TA0.3
P1.4 (I/O)
TA0.CCI3A
TA0.3
I: 0; O: 1
0
1
P1.5/TA0.4
P1.5 (I/O)
TA0.CCI4A
TA0.4
I: 0; O: 1
0
1
P1.6/TA1CLK/CBOUT
P1.7/TA1.0
P1.6 (I/O)
TA1CLK
I: 0; O: 1
0
CBOUT comparator B
P1.7 (I/O)
TA1.CCI0A
TA1.0
1
I: 0; O: 1
0
1
68
Submit Documentation Feedback
Copyright © 2010–2011, Texas Instruments Incorporated