2.0 Pin Description (Continued)
2.2 100 Mb/s SERIAL PMD INTERFACE
ENCSEL
I/O, J
53
ENCODE SELECT: Used to select binary or MLT-3 coding scheme in the PMD
transceiver (at the DP83223, logic high selects binary coding scheme and logic low
selects MLT-3 coding scheme).
(PHYAD[1])
This is also the PHY address sensing (PHYAD[1]) pin for multiple PHY applications-
-see Section 2.8 for more details.
LBEN
I/O, J
49
LOOPBACK ENABLE: For 100BASE-TX operation, this pin should be connected
to the Loopback Enable pin of a DP83223 100 Mb/s Transceiver:
(PHYAD[0])
1 = local 100BASE-TX transceiver Loopback enabled
0 = local 100BASE-TX transceiver Loopback disabled (normal operation)
This is also the PHY address sensing (PHYAD[0]) pin for multiple PHY applications-
-see Section 2.8 for more details.
This pin has no effect during 10 Mb/s operation.
TD-
O (ECL)
I (ECL)
I (ECL)
16
17
TRANSMIT DATA: Differential ECL 125 Mb/s serialized transmit data outputs to
the PMD transceiver (such as the DP83223).
TD+
SD-
7
8
SIGNAL DETECT: Differential ECL signal detect inputs. Indicates that the PMD
transceiver has detected a receive signal from the twisted pair or fiber media.
SD+
RD-
6
5
RECEIVE DATA: Differential ECL 125 Mb/s receive data inputs from the PMD
transceiver (such as the DP83223).
RD+
2.3 10 Mb/s INTERFACE
Signal Name
Type
Pin #
Description
REQ
I
29
EQUALIZATION RESISTOR: A resistor connected between this pin and GND or
VCC adjusts the equalization step amplitude on the 10BASE-T Manchester
encoded transmit data (TXU+/- or TXS+/-). Typically no resistor is required for
operation with cable lengths less than 100m. Great care must be taken to ensure
system timing integrity when using cable lengths greater than 100m. Refer to the
IEEE 802.3u standard, Clause 29 for more details on system topology issues.
This value must be determined empirically. Refer to section 3.7.8 for further detail.
RTX
I
28
EXTENDED CABLE RESISTOR: A resistor connected between this pin and GND
or VCC adjusts the amplitude of the differential transmit outputs (TXU+/- or TXS+/-
). Typically no resistor is required for operation with cable lengths less than 100m.
Great care must be taken to ensure system timing integrity when using cable
lengths greater than 100m. Refer to the IEEE 802.3u standard, Clause 29 for more
details on system topology issues.
This value must be determined empirically. Refer to section 3.7.8 for further detail.
TXU-
O
O
I
25
26
UNSHIELDED TWISTED PAIR OUTPUT: This differential output pair sources the
10BASE-T transmit data and link pulses for UTP cable.
TXU+
TXS-
23
24
SHIELDED TWISTED PAIR OUTPUT: This differential output pair sources the
10BASE-T transmit data and link pulses for STP cable.
TXS+
RXI-
20
21
TWISTED PAIR RECEIVE INPUT: These are the differential 10BASE-T receive
data inputs for either STP or UTP.
RXI+
I = TTL/CMOS input
O = TTL/CMOS output
Z = TRI-STATE output
J = IEEE 1149.1 pin
Version A
National Semiconductor
7