欢迎访问ic37.com |
会员登录 免费注册
发布采购

DP83840AVCE 参数 Datasheet PDF下载

DP83840AVCE图片预览
型号: DP83840AVCE
PDF下载: 下载PDF文件 查看货源
内容描述: 10/100 Mb / s的以太网物理层 [10/100 Mb/s Ethernet Physical Layer]
分类和应用: 电信集成电路电信电路信息通信管理以太网局域网(LAN)标准
文件页数/大小: 91 页 / 682 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号DP83840AVCE的Datasheet PDF文件第4页浏览型号DP83840AVCE的Datasheet PDF文件第5页浏览型号DP83840AVCE的Datasheet PDF文件第6页浏览型号DP83840AVCE的Datasheet PDF文件第7页浏览型号DP83840AVCE的Datasheet PDF文件第9页浏览型号DP83840AVCE的Datasheet PDF文件第10页浏览型号DP83840AVCE的Datasheet PDF文件第11页浏览型号DP83840AVCE的Datasheet PDF文件第12页  
2.0 Pin Description (Continued)  
2.2 100 Mb/s SERIAL PMD INTERFACE  
ENCSEL  
I/O, J  
53  
ENCODE SELECT: Used to select binary or MLT-3 coding scheme in the PMD  
transceiver (at the DP83223, logic high selects binary coding scheme and logic low  
selects MLT-3 coding scheme).  
(PHYAD[1])  
This is also the PHY address sensing (PHYAD[1]) pin for multiple PHY applications-  
-see Section 2.8 for more details.  
LBEN  
I/O, J  
49  
LOOPBACK ENABLE: For 100BASE-TX operation, this pin should be connected  
to the Loopback Enable pin of a DP83223 100 Mb/s Transceiver:  
(PHYAD[0])  
1 = local 100BASE-TX transceiver Loopback enabled  
0 = local 100BASE-TX transceiver Loopback disabled (normal operation)  
This is also the PHY address sensing (PHYAD[0]) pin for multiple PHY applications-  
-see Section 2.8 for more details.  
This pin has no effect during 10 Mb/s operation.  
TD-  
O (ECL)  
I (ECL)  
I (ECL)  
16  
17  
TRANSMIT DATA: Differential ECL 125 Mb/s seansmit data outputs to  
the PMD transceiver (such as the DP8323).  
TD+  
SD-  
7
8
SIGNAL DETECT: Differential ECL signal tect inpuicates that the PMD  
transceiver has detected a receive signal from e twisted pair or fiber media.  
SD+  
RD-  
6
5
RECEIVE DATA: Differential Eb/s receive data inputs from the PMD  
transceiver (such as te DP832
RD+  
2.3 10 Mb/s INTERFACE  
Signal Name  
Type  
Pin #  
escription  
REQ  
I
29  
EQUALIZATIOA resistor connected between this pin and GND or  
VCC adjusts thn step amplitude on the 10BASE-T Manchester  
encod transmit dXU+/- or TXS+/-). Typically no resistor is required for  
opetion with able lengths less than 100m. Great care must be taken to ensure  
sysm tig intgrity when using cable lengths greater than 100m. Refer to the  
IEEE 802.3u stanard, Clause 29 for more details on system topology issues.  
value mube determined empirically. Refer to section 3.7.8 for further detail.  
RTX  
I
DED CABLE RESISTOR: A resistor connected between this pin and GND  
adjusts the amplitude of the differential transmit outputs (TXU+/- or TXS+/-  
cally no resistor is required for operation with cable lengths less than 100m.  
reat care must be taken to ensure system timing integrity when using cable  
lengths greater than 100m. Refer to the IEEE 802.3u standard, Clause 29 for more  
details on system topology issues.  
This value must be determined empirically. Refer to section 3.7.8 for further detail.  
TXU-  
O
I
25  
26  
UNSHIELDED TWISTED PAIR OUTPUT: This differential output pair sources the  
10BASE-T transmit data and link pulses for UTP cable.  
TXU+  
TXS-  
23  
24  
SHIELDED TWISTED PAIR OUTPUT: This differential output pair sources the  
10BASE-T transmit data and link pulses for STP cable.  
TXS+  
RXI-  
20  
21  
TWISTED PAIR RECEIVE INPUT: These are the differential 10BASE-T receive  
data inputs for either STP or UTP.  
RXI+  
I = TTL/CMOS input  
O = TTL/CMOS output  
Z = TRI-STATE output  
J = IEEE 1149.1 pin  
Version A  
National Semiconductor  
7
 复制成功!