欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第570页浏览型号HD6417750SBP200的Datasheet PDF文件第571页浏览型号HD6417750SBP200的Datasheet PDF文件第572页浏览型号HD6417750SBP200的Datasheet PDF文件第573页浏览型号HD6417750SBP200的Datasheet PDF文件第575页浏览型号HD6417750SBP200的Datasheet PDF文件第576页浏览型号HD6417750SBP200的Datasheet PDF文件第577页浏览型号HD6417750SBP200的Datasheet PDF文件第578页  
CKIO  
Transfer source  
address  
Transfer destination  
address  
A26–A0  
D63–D0  
DACK  
Data read cycle  
(1st cycle)  
Data write cycle  
(2nd cycle)  
Transfer from external memory space to external memory space  
Figure 14.8 Example of Transfer Timing in Dual Address Mode  
Bus Modes  
There are two bus modes, cycle steal mode and burst mode, selected with the TM bit in CHCR0–  
CHCR3.  
Cycle Steal Mode: In cycle steal mode, the DMAC releases the bus to the CPU at the end of each  
transfer-unit (8-bit, 16-bit, 32-bit, 64-bit, or 32-byte) transfer. When the next transfer request is  
issued, the DMAC reacquires the bus from the CPU and carries out another transfer-unit transfer.  
At the end of this transfer, the bus is again given to the CPU. This is repeated until the transfer end  
condition is satisfied.  
Cycle steal mode can be used with all categories of transfer request source, transfer source, and  
transfer destination.  
Figure 14.9 shows an example of DMA transfer timing in cycle steal mode. The transfer  
conditions in this example are dual address mode and '5(4 level detection.  
Rev. 6.0, 07/02, page 522 of 986  
 复制成功!