欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第568页浏览型号HD6417750SBP200的Datasheet PDF文件第569页浏览型号HD6417750SBP200的Datasheet PDF文件第570页浏览型号HD6417750SBP200的Datasheet PDF文件第571页浏览型号HD6417750SBP200的Datasheet PDF文件第573页浏览型号HD6417750SBP200的Datasheet PDF文件第574页浏览型号HD6417750SBP200的Datasheet PDF文件第575页浏览型号HD6417750SBP200的Datasheet PDF文件第576页  
CKIO  
Address output to external memory  
space  
A28–A0  
CSn  
Data output from external device  
with DACK  
D63–D0  
DACK  
DACK signal to external  
device with DACK  
signal to external memory space  
WE  
(a) From external device with DACK to external memory space  
CKIO  
Address output to external memory  
space  
A28–A0  
CSn  
Data output from external memory  
space  
D63–D0  
RD  
signal to external memory space  
DACK signal to external  
device with DACK  
DACK  
(b) From external memory space to external device with DACK  
Figure 14.6 DMA Transfer Timing in Single Address Mode  
Dual Address Mode: Dual address mode is used to access both the transfer source and the  
transfer destination by address. The transfer source and destination can be accessed by either on-  
chip peripheral module or external address.  
Even if the operand cache is used in RAM mode, the RAM cannot be set as the transfer source or  
transfer destination.  
In dual address mode, data corresponding to the size specified by CHCRn.TS is read from the  
transfer source in the data read cycle, and, in the data write cycle, it is transferred in two bus  
cycles in order to write in the transfer destination the data corresponding to the size specified by  
Rev. 6.0, 07/02, page 520 of 986  
 复制成功!