欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第551页浏览型号HD6417750SBP200的Datasheet PDF文件第552页浏览型号HD6417750SBP200的Datasheet PDF文件第553页浏览型号HD6417750SBP200的Datasheet PDF文件第554页浏览型号HD6417750SBP200的Datasheet PDF文件第556页浏览型号HD6417750SBP200的Datasheet PDF文件第557页浏览型号HD6417750SBP200的Datasheet PDF文件第558页浏览型号HD6417750SBP200的Datasheet PDF文件第559页  
Bit 16—Acknowledge Level (AL): Specifies the DACK (acknowledge) signal as active-high or  
active-low.  
In normal DMA mode, this bit is valid only in CHCR0 and CHCR1. In DDT mode, this bit is  
invalid.  
Bit 16: AL  
Description  
0
1
Active-high output  
Active-low output  
(Initial value)  
Bits 15 and 14—Destination Address Mode 1 and 0 (DM1, DM0): These bits specify  
incrementing/decrementing of the DMA transfer destination address. The specification of these  
bits is ignored when data is transferred from external memory to an external device in single  
address mode. For channel 0, in DDT mode these bits are set to DM1 = 0 and DM0 = 1 with the  
DTR format.  
Bit 15: DM1  
Bit 14: DM0  
Description  
0
0
1
Destination address fixed  
(Initial value)  
Destination address incremented (+1 in 8-bit transfer, +2 in 16-  
bit transfer, +4 in 32-bit transfer, +8 in 64-bit transfer, +32 in 32-  
byte burst transfer)  
1
0
1
Destination address decremented (–1 in 8-bit transfer, –2 in 16-  
bit transfer, –4 in 32-bit transfer, –8 in 64-bit transfer, –32 in 32-  
byte burst transfer)  
Setting prohibited  
Bits 13 and 12—Source Address Mode 1 and 0 (SM1, SM0): These bits specify  
incrementing/decrementing of the DMA transfer source address. The specification of these bits is  
ignored when data is transferred from an external device to external memory in single address  
mode. For channel 0, in DDT mode these bits are set to DM1 = 0 and DM0 = 1 with the DTR  
format.  
Bit 13: SM1  
Bit 12: SM0  
Description  
0
0
1
Source address fixed  
(Initial value)  
Source address incremented (+1 in 8-bit transfer, +2 in 16-bit  
transfer, +4 in 32-bit transfer, +8 in 64-bit transfer, +32 in 32-  
byte burst transfer)  
1
0
1
Source address decremented (–1 in 8-bit transfer, –2 in 16-bit  
transfer, –4 in 32-bit transfer, –8 in 64-bit transfer, –32 in 32-  
byte burst transfer)  
Setting prohibited  
Rev. 6.0, 07/02, page 503 of 986  
 复制成功!