欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第554页浏览型号HD6417750SBP200的Datasheet PDF文件第555页浏览型号HD6417750SBP200的Datasheet PDF文件第556页浏览型号HD6417750SBP200的Datasheet PDF文件第557页浏览型号HD6417750SBP200的Datasheet PDF文件第559页浏览型号HD6417750SBP200的Datasheet PDF文件第560页浏览型号HD6417750SBP200的Datasheet PDF文件第561页浏览型号HD6417750SBP200的Datasheet PDF文件第562页  
Bit 1—Transfer End (TE): This bit is set to 1 after the number of transfers specified in  
DMATCR. If the IE bit is set to 1 at this time, an interrupt request (DMTE) is generated.  
If data transfer ends before TE is set to 1 (for example, due to an NMI interrupt, address error, or  
clearing of the DE bit or the DME bit in DMAOR), the TE bit is not set to 1. When this bit is 1,  
the transfer enabled state is not entered even if the DE bit is set to 1.  
Bit 1: TE  
Description  
0
Number of transfers specified in DMATCR not completed  
[Clearing conditions]  
(Initial value)  
When 0 is written to TE after reading TE = 1  
In a power-on or manual reset, and in standby mode  
1
Number of transfers specified in DMATCR completed  
Bit 0—DMAC Enable (DE): Enables operation of the corresponding channel.  
Bit 0: DE  
Description  
0
1
Operation of corresponding channel is disabled  
Operation of corresponding channel is enabled  
(Initial value)  
When auto-request is specified (with RS3–RS0), transfer is begun when this bit is set to 1. In the  
case of an external request or on-chip peripheral module request, transfer is begun when a transfer  
request is issued after this bit is set to 1. Transfer can be suspended midway by clearing this bit to  
0.  
Even if the DE bit has been set, transfer is not enabled when TE is 1, when DME in DMAOR is 0,  
or when the NMIF or AE bit in DMAOR is 1.  
For channel 0, in DDT mode this bit is set to 1 when a DTR format is received. DE remains set to  
1 even if TE is set to 1. When the mode is switched from DDT mode to normal DMA mode (DDT  
bit = 0 in DMAOR), the DE bit must be cleared to 0.  
Rev. 6.0, 07/02, page 506 of 986  
 复制成功!