欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第550页浏览型号HD6417750SBP200的Datasheet PDF文件第551页浏览型号HD6417750SBP200的Datasheet PDF文件第552页浏览型号HD6417750SBP200的Datasheet PDF文件第553页浏览型号HD6417750SBP200的Datasheet PDF文件第555页浏览型号HD6417750SBP200的Datasheet PDF文件第556页浏览型号HD6417750SBP200的Datasheet PDF文件第557页浏览型号HD6417750SBP200的Datasheet PDF文件第558页  
Bit 19—'5(4 Select (DS): Specifies either low level detection or falling edge detection as the  
sampling method for the '5(4 pin used in external request mode.  
In normal DMA mode, this bit is valid only in CHCR0 and CHCR1. In DDT mode, it is valid in  
CHCR0–CHCR3.  
Bit 19: DS  
Description  
0
1
Low level detection  
Falling edge detection  
(Initial value)  
Note: Level detection burst mode when TM = 1 and DS = 0  
Edge detection burst mode when TM = 1 and DS = 1  
Bit 18—Request Check Level (RL): Selects whether the DRAK signal (that notifies an external  
device of the acceptance of '5(4) is an active-high or active-low output.  
In normal DMA mode, this bit is valid only in CHCR0 and CHCR1. In DDT mode, this bit is  
invalid.  
Bit 18: RL  
Description  
0
1
DRAK is an active-high output  
DRAK is an active-low output  
(Initial value)  
Bit 17—Acknowledge Mode (AM): In dual address mode, selects whether DACK is output in the  
data read cycle or write cycle. In single address mode, DACK is always output regardless of the  
setting of this bit.  
In normal DMA mode, this bit is valid only in CHCR0 and CHCR1. In DDT mode, this bit is  
valid for CHCR1 to CHCR3 in the SH7750. In the SH7750S, this bit is valid for CHCR0 to  
CHCR3. (DDT mode: 7'$&.)  
Bit 17: AM  
Description  
0
1
DACK is output in read cycle  
DACK is output in write cycle  
(Initial value)  
Rev. 6.0, 07/02, page 502 of 986  
 复制成功!