欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第549页浏览型号HD6417750SBP200的Datasheet PDF文件第550页浏览型号HD6417750SBP200的Datasheet PDF文件第551页浏览型号HD6417750SBP200的Datasheet PDF文件第552页浏览型号HD6417750SBP200的Datasheet PDF文件第554页浏览型号HD6417750SBP200的Datasheet PDF文件第555页浏览型号HD6417750SBP200的Datasheet PDF文件第556页浏览型号HD6417750SBP200的Datasheet PDF文件第557页  
Bits 27 to 25—Destination Address Space Attribute Specification (DSA2–DSA0): These bits  
specify the space attribute for access to a PCMCIA interface area.  
Bit 27: DSA2 Bit 26: DSA1 Bit 25: DSA0 Description  
0
0
1
0
1
0
1
0
1
0
1
0
1
Reserved in PCMCIA access  
Dynamic bus sizing I/O space  
8-bit I/O space  
(Initial value)  
16-bit I/O space  
1
8-bit common memory space  
16-bit common memory space  
8-bit attribute memory space  
16-bit attribute memory space  
Bit 24—Destination Address Wait Control Select (DTC): Specifies CS5 or CS6 space wait  
cycle control for access to a PCMCIA interface area. This bit selects the wait control register in  
the BSC that performs area 5 and 6 wait cycle control.  
Bit 24: DTC  
Description  
0
C5 space wait cycle selection  
(Initial value)  
Settings of bits A5W2–A5W0 in wait control register 2 (WCR2), and bits  
A5PCW1–A5PCW0, A5TED2–A5TED0, and A5TEH2–A5TEH0 in the  
PCMCIA control register (PCR), are selected  
1
C6 space wait cycle selection  
Settings of bits A6W2–A6W0 in wait control register 2 (WCR2), and bits  
A6PCW1–A6PCW0, A6TED2–A6TED0, and A6TEH2–A6TEH0 in the  
PCMCIA control register (PCR), are selected  
Note: For details, see section 13.3.7, PCMCIA Interface.  
Bits 23 to 20—Reserved: These bits are always read as 0, and should only be written with 0.  
Rev. 6.0, 07/02, page 501 of 986  
 复制成功!