欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第546页浏览型号HD6417750SBP200的Datasheet PDF文件第547页浏览型号HD6417750SBP200的Datasheet PDF文件第548页浏览型号HD6417750SBP200的Datasheet PDF文件第549页浏览型号HD6417750SBP200的Datasheet PDF文件第551页浏览型号HD6417750SBP200的Datasheet PDF文件第552页浏览型号HD6417750SBP200的Datasheet PDF文件第553页浏览型号HD6417750SBP200的Datasheet PDF文件第554页  
14.2.3  
DMA Transfer Count Registers 0–3 (DMATCR0–DMATCR3)  
Bit:  
31  
30  
29  
28  
27  
26  
25  
24  
Initial value:  
R/W:  
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
Bit:  
23  
22  
21  
20  
19  
18  
17  
16  
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit:  
15  
14  
13  
12  
11  
10  
9
8
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit:  
7
6
5
4
3
2
1
0
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
DMA transfer count registers 0–3 (DMATCR0–DMATCR3) are 32-bit readable/writable registers  
that specify the transfer count for the corresponding channel (byte count, word count, longword  
count, quadword count, or 32-byte count). Specifying H'000001 gives a transfer count of 1, while  
H'000000 gives the maximum setting, 16,777,216 (16M) transfers. During DMAC operation, the  
remaining number of transfers is shown.  
Bits 31–24 of these registers are reserved; they are always read as 0, and should only be written  
with 0.  
The initial value of these registers after a power-on or manual reset is undefined. They retain their  
values in standby mode and deep sleep mode.  
In DDT mode, settings to DMATCR0[7:0] may be made from DTR format [55:48] as well. For  
details, see Data Transfer Request Format in section 14.5.2.  
Rev. 6.0, 07/02, page 498 of 986  
 复制成功!