欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第406页浏览型号HD6417750SBP200的Datasheet PDF文件第407页浏览型号HD6417750SBP200的Datasheet PDF文件第408页浏览型号HD6417750SBP200的Datasheet PDF文件第409页浏览型号HD6417750SBP200的Datasheet PDF文件第411页浏览型号HD6417750SBP200的Datasheet PDF文件第412页浏览型号HD6417750SBP200的Datasheet PDF文件第413页浏览型号HD6417750SBP200的Datasheet PDF文件第414页  
For Synchronous DRAM Interface:  
4
*
BANK  
AMX  
AMXEXT  
SZ  
64  
32  
64  
32  
64  
32  
64  
32  
64  
32  
64  
32  
64  
32  
64  
32  
64  
64  
32  
32  
64  
32  
Example of Synchronous DRAM  
(16M: 512k × 16 bits × 2) × 4  
(16M: 512k × 16 bits × 2) × 2  
(16M: 512k × 16 bits × 2) × 4  
(16M: 512k × 16 bits × 2) × 2  
(16M: 1M × 8 bits × 2) × 8  
(16M: 1M × 8 bits × 2) × 4  
(16M: 1M × 8 bits × 2) × 8  
(16M: 1M × 8 bits × 2) × 4  
(64M: 1M × 16 bits × 4) × 4  
(64M: 1M × 16 bits × 4) × 2  
(64M: 2M × 8 bits × 4) × 8  
(64M: 2M × 8 bits × 4) × 4  
(64M: 512k × 32 bits × 4) × 2  
(64M: 512k × 32 bits × 4) × 1  
(64M: 1M × 32 bits × 2) × 2  
1
*
*
*
*
*
*
*
*
0
0
a[22]  
a[21]  
a[21]  
a[20]  
a[23]  
a[22]  
a[22]  
a[21]  
1
1
1
1
1
1
1
1
1
0
1
1
1
1
1
1
1
*
2
3
4
5
6
a[24:23]  
a[23:22]  
a[25:24]  
a[24:23]  
a[23:22]  
*
*
*
*
*
a[22:21]  
1
*
a[23]  
a[22]  
1
*
(64M: 1M × 32 bits × 2) × 1  
2
1
1
1
1
*
*
*
*
*
0
(128M: 4M × 8 bits × 4) × 8  
a[26:25]  
a[26:25]  
a[25:24]  
2
3
*
(256M: 4M × 16 bits × 4) × 4  
1
3
*
(128M: 4M × 8 bits × 4) × 4  
0
*
1
(256M: 4M × 16 bits × 4) × 2  
a[25:24]  
1
*
7
(16M: 256k × 32 bits × 2) × 2  
(16M: 256k × 32 bits × 2) × 1  
a[21]  
a[20]  
1
*
Notes: *1 a[*]: Not an address pin but an external address  
*2 Can only be set in the SH7750R.  
*3 Can only be set in the SH7750S/SH7750R (Setting prohibited in the SH7750).  
*4 For details on address multiplexing, refer to appendix F, Synchronous DRAM Address  
Multiplexing Tables.  
Bit 2—Refresh Control (RFSH): Specifies refresh control. Selects whether refreshing is  
performed for DRAM and synchronous DRAM. When the refresh function is not used, the refresh  
request cycle generation timer can be used as an interval timer.  
Bit 2: RFSH  
Description  
0
1
Refreshing is not performed  
Refreshing is performed  
(Initial value)  
Rev. 6.0, 07/02, page 358 of 986  
 复制成功!