欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第410页浏览型号HD6417750SBP200的Datasheet PDF文件第411页浏览型号HD6417750SBP200的Datasheet PDF文件第412页浏览型号HD6417750SBP200的Datasheet PDF文件第413页浏览型号HD6417750SBP200的Datasheet PDF文件第415页浏览型号HD6417750SBP200的Datasheet PDF文件第416页浏览型号HD6417750SBP200的Datasheet PDF文件第417页浏览型号HD6417750SBP200的Datasheet PDF文件第418页  
Bit 2: A6TEH2  
Bit 1: A6TEH1  
Bit 0: A6TEH0  
Waits Inserted  
0
0
0
1
0
1
0
1
0
1
0 (Initial value)  
1
1
0
1
2
3
1
6
9
12  
15  
13.2.10 Synchronous DRAM Mode Register (SDMR)  
The synchronous DRAM mode register (SDMR) is a write-only virtual 16-bit register that is  
written to via the synchronous DRAM address bus, and sets the mode of the area 2 and area 3  
synchronous DRAM.  
Settings for the SDMR register must be made before accessing synchronous DRAM.  
Bit:  
Bit name:  
Initial value:  
R/W:  
15  
14  
13  
12  
11  
10  
9
8
W
W
W
W
W
W
W
W
Bit:  
Bit name:  
Initial value:  
R/W:  
7
6
5
4
3
2
1
0
W
W
W
W
W
W
W
W
Since the address bus, not the data bus, is used to write to the synchronous DRAM mode register,  
if the value to be set is “X” and the SDMR register address is “Y”, value “X” is written to the  
synchronous DRAM mode register by performing a write to address X + Y. When the  
synchronous DRAM bus width is set to 32 bits, as A0 of the synchronous DRAM is connected to  
A2 of the SH7750 Series, and A1 of the synchronous DRAM is connected to A3 of the SH7750  
Series, the value actually written to the synchronous DRAM is the value of “X” shifted 2 bits to  
the right.  
Rev. 6.0, 07/02, page 362 of 986  
 复制成功!