74HC373-Q100; 74HCT373-Q100
NXP Semiconductors
Octal D-type transparent latch; 3-state
Table 9.
Dynamic characteristics 74HCT373-Q100 …continued
Voltages are referenced to GND (ground = 0 V); CL = 50 pF unless otherwise specified; for test circuit see Figure 12.
Symbol Parameter
Conditions
Min
Typ
Max
Unit
Tamb = 40 C to +85 C
[1]
tpd
propagation delay
Dn to Qn; see Figure 8
VCC = 4.5 V
-
-
-
-
-
-
-
-
-
38
40
40
38
15
-
ns
ns
ns
ns
ns
ns
ns
ns
LE to Qn; see Figure 9
VCC = 4.5 V
-
[2]
[3]
[4]
ten
tdis
tt
enable time
disable time
transition time
pulse width
set-up time
hold time
OE to Qn; see Figure 10
VCC = 4.5 V
-
OE to Qn; see Figure 10
VCC = 4.5 V
-
Qn; see Figure 8 and Figure 9
VCC = 4.5 V
-
tW
tsu
th
LE HIGH; see Figure 9
VCC = 4.5 V
20
15
4
Dn to LE; see Figure 11
VCC = 4.5 V
-
Dn to LE; see Figure 11
VCC = 4.5 V
-
Tamb = 40 C to +125 C
[1]
tpd
propagation delay
Dn to Qn; see Figure 8
VCC = 4.5 V
-
-
-
-
-
-
-
-
45
48
48
45
18
-
ns
ns
ns
ns
ns
ns
ns
LE to Qn; see Figure 9
VCC = 4.5 V
-
[2]
[3]
[4]
ten
tdis
tt
enable time
OE to Qn; see Figure 10
VCC = 4.5 V
-
disable time
OE to Qn; see Figure 10
VCC = 4.5 V
-
transition time
pulse width
Qn; see Figure 8 and Figure 9
VCC = 4.5 V
-
tW
LE HIGH; see Figure 9
VCC = 4.5 V
24
18
tsu
set-up time Dn to LE
Dn to LE; see Figure 11
VCC = 4.5 V
-
74HC_HCT373_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 1 — 10 August 2012
14 of 24