74HC373-Q100; 74HCT373-Q100
NXP Semiconductors
Octal D-type transparent latch; 3-state
Table 8.
Dynamic characteristics 74HC373-Q100 …continued
Voltages are referenced to GND (ground = 0 V); CL = 50 pF unless otherwise specified; for test circuit see Figure 12.
Symbol Parameter
Conditions
Min
Typ
Max
Unit
Tamb = 40 C to +85 C
[1]
tpd
propagation delay
Dn to Qn; see Figure 8
VCC = 2.0 V
-
-
-
-
-
-
190
38
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
33
LE to Qn; see Figure 9
VCC = 2.0 V
-
-
-
-
-
-
220
44
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
37
[2]
[3]
[4]
ten
tdis
tt
enable time
disable time
transition time
pulse width
set-up time
hold time
OE to Qn; see Figure 10
VCC = 2.0 V
-
-
-
-
-
-
190
38
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
33
OE to Qn; see Figure 10
VCC = 2.0 V
-
-
-
-
-
-
190
38
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
33
Qn; see Figure 8 and Figure 9
VCC = 2.0 V
-
-
-
-
-
-
75
15
13
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
tW
tsu
th
LE HIGH; see Figure 9
VCC = 2.0 V
100
20
-
-
-
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
17
Dn to LE; see Figure 11
VCC = 2.0 V
65
13
11
-
-
-
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
Dn to LE; see Figure 11
VCC = 2.0 V
5
5
5
-
-
-
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6.0 V
74HC_HCT373_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 1 — 10 August 2012
11 of 24