欢迎访问ic37.com |
会员登录 免费注册
发布采购

F87EHHD 参数 Datasheet PDF下载

F87EHHD图片预览
型号: F87EHHD
PDF下载: 下载PDF文件 查看货源
内容描述: [FXTH87E, Family of Tire Pressure Monitor Sensors]
分类和应用:
文件页数/大小: 183 页 / 1700 K
品牌: NXP [ NXP ]
 浏览型号F87EHHD的Datasheet PDF文件第41页浏览型号F87EHHD的Datasheet PDF文件第42页浏览型号F87EHHD的Datasheet PDF文件第43页浏览型号F87EHHD的Datasheet PDF文件第44页浏览型号F87EHHD的Datasheet PDF文件第46页浏览型号F87EHHD的Datasheet PDF文件第47页浏览型号F87EHHD的Datasheet PDF文件第48页浏览型号F87EHHD的Datasheet PDF文件第49页  
NXP Semiconductors  
FXTH87E  
FXTH87E, Family of Tire Pressure Monitor Sensors  
Bit  
7
6
5
4
3
2
1
0
Any Other  
Reset  
[1]  
[1]  
[1]  
[1]  
0
0
0
0
= Reserved  
[1] Any of these reset sources that are active at the time of reset will cause the corresponding bit(s) to be set; bits corresponding to sources that are not  
active at the time of reset will be cleared.  
Table 38.ꢀSRS register field descriptions  
Field  
Description  
Power-On Reset — This bit indicates reset was caused by the power-on detection logic. Because the  
internal supply voltage was ramping up at the time, the low-voltage reset (LVR) status bit is also set to  
indicate that the reset occurred while the internal supply was below the LVR threshold.  
7
POR  
0ꢀReset not caused by POR  
1ꢀPOR caused reset  
External Reset Pin — This bit indicates reset was caused by an active-low level on the external reset pin if  
the device was in either the STOP1 or RUN modes. This bit is not set if the external reset pin is pulled low  
when the device is in the STOP1 mode.  
6
PIN  
0ꢀReset not caused by external reset pin  
1ꢀReset came from external reset pin  
Computer Operating Properly (COP) Watchdog — This bit indicates that reset was caused by the COP  
watchdog timer timing out. This reset source may be blocked by COPE = 0.  
5
0ꢀReset not caused by COP timeout  
1ꢀReset caused by COP timeout  
COP  
Illegal Opcode — This bit indicates reset was caused by an attempt to execute an unimplemented or illegal  
opcode. The STOP instruction is considered illegal if STOP is disabled by STOPE = 0 in the SOPT register.  
The BGND instruction is considered illegal if ACTIVE BACKGROUND mode is disabled by ENBDM = 0 in  
the BDCSC register.  
4
ILOP  
0ꢀReset not caused by an illegal opcode  
1ꢀReset caused by an illegal opcode  
Illegal Address — This bit indicates reset was caused by an attempt to access either data or an instruction  
at an unimplemented memory address.  
3
0ꢀReset not caused by an illegal address  
1ꢀReset caused by an illegal address  
ILAD  
Programmable Wakeup — This bit indicates reset was caused by a PWU reset in RUN, WAIT, and STOP4.  
After STOP1 exit, PRF in PWUCSI indicates PWU was the source of a wakeup.  
2
0ꢀReset not caused by PWU.  
1ꢀReset caused by PWU.  
PWU  
Low Voltage Detect — If the LVDRE and LVDSE bits are set and the supply drops below the LVD trip  
voltage, an LVD reset will occur. This bit is also set by POR.  
1
0ꢀReset not caused by LVD trip or POR.  
1ꢀReset caused by LVD trip or POR.  
LVD  
0
Unused Bit — This bit always reads as a logical zero.  
Unused  
FXTH87ERM  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2019. All rights reserved.  
Reference manual  
Rev. 5.0 — 4 February 2019  
45 / 183  
 
 
 复制成功!