欢迎访问ic37.com |
会员登录 免费注册
发布采购

SPAKDSP303VF100 参数 Datasheet PDF下载

SPAKDSP303VF100图片预览
型号: SPAKDSP303VF100
PDF下载: 下载PDF文件 查看货源
内容描述: [Digital Signal Processor, 24-Ext Bit, 100MHz, CMOS, PBGA196, 15 X 15 MM, 1 MM PITCH, MOLD ARRAY PROCESS, BGA-196]
分类和应用: 时钟外围集成电路
文件页数/大小: 112 页 / 1117 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号SPAKDSP303VF100的Datasheet PDF文件第102页浏览型号SPAKDSP303VF100的Datasheet PDF文件第103页浏览型号SPAKDSP303VF100的Datasheet PDF文件第104页浏览型号SPAKDSP303VF100的Datasheet PDF文件第105页浏览型号SPAKDSP303VF100的Datasheet PDF文件第107页浏览型号SPAKDSP303VF100的Datasheet PDF文件第108页浏览型号SPAKDSP303VF100的Datasheet PDF文件第109页浏览型号SPAKDSP303VF100的Datasheet PDF文件第110页  
Power Consumption Benchmark  
M_MF EQU $FFF : Multiplication Factor Bits Mask (MF0-MF11)  
M_DF EQU $7000 ; Division Factor Bits Mask (DF0-DF2)  
M_XTLR EQU 15 ; XTAL Range select bit  
M_XTLD EQU 16 ; XTAL Disable Bit  
M_PSTP EQU 17 ; STOP Processing State Bit  
M_PEN EQU 18  
; PLL Enable Bit  
M_PCOD EQU 19 ; PLL Clock Output Disable Bit  
M_PD EQU $F00000; PreDivider Factor Bits Mask (PD0-PD3)  
;------------------------------------------------------------------------  
;
;
;
EQUATES for BIU  
;------------------------------------------------------------------------  
;
Register Addresses Of BIU  
M_BCR EQU $FFFFFB; Bus Control Register  
M_DCR EQU $FFFFFA; DRAM Control Register  
M_AAR0 EQU $FFFFF9; Address Attribute Register 0  
M_AAR1 EQU $FFFFF8; Address Attribute Register 1  
M_AAR2 EQU $FFFFF7; Address Attribute Register 2  
M_AAR3 EQU $FFFFF6; Address Attribute Register 3  
M_IDR EQU $FFFFF5 ; ID Register  
;
Bus Control Register  
M_BA0W EQU $1F ; Area 0 Wait Control Mask (BA0W0-BA0W4)  
M_BA1W EQU $3E0; Area 1 Wait Control Mask (BA1W0-BA14)  
M_BA2W EQU $1C00; Area 2 Wait Control Mask (BA2W0-BA2W2)  
M_BA3W EQU $E000; Area 3 Wait Control Mask (BA3W0-BA3W3)  
M_BDFW EQU $1F0000 ; Default Area Wait Control Mask (BDFW0-BDFW4)  
M_BBS EQU 21  
M_BLH EQU 22  
M_BRH EQU 23  
; Bus State  
; Bus Lock Hold  
; Bus Request Hold  
;
DRAM Control Register  
M_BCW EQU $3  
M_BRW EQU $C  
; In Page Wait States Bits Mask (BCW0-BCW1)  
; Out Of Page Wait States Bits Mask (BRW0-BRW1)  
M_BPS EQU $300 ; DRAM Page Size Bits Mask (BPS0-BPS1)  
M_BPLE EQU 11 ; Page Logic Enable  
M_BME EQU 12  
M_BRE EQU 13  
; Mastership Enable  
; Refresh Enable  
M_BSTR EQU 14 ; Software Triggered Refresh  
M_BRF EQU $7F8000; Refresh Rate Bits Mask (BRF0-BRF7)  
M_BRP EQU 23  
; Refresh prescaler  
;
Address Attribute Registers  
M_BAT EQU $3  
M_BAAP EQU 2  
M_BPEN EQU 3  
M_BXEN EQU 4  
M_BYEN EQU 5  
M_BAM EQU 6  
M_BPAC EQU 7  
; Ext. Access Type and Pin Def. Bits Mask (BAT0-BAT1)  
; Address Attribute Pin Polarity  
; Program Space Enable  
; X Data Space Enable  
; Y Data Space Enable  
; Address Muxing  
; Packing Enable  
M_BNC EQU $F00 ; Number of Address Bits to Compare Mask (BNC0-BNC3)  
M_BAC EQU $FFF000; Address to Compare Bits Mask (BAC0-BAC11)  
;
control and status bits in SR  
M_CP EQU $c00000; mask for CORE-DMA priority bits in SR  
M_CA EQU 0  
M_V EQU 1  
M_Z EQU 2  
M_N EQU 3  
M_U EQU 4  
M_E EQU 5  
M_L EQU 6  
M_S EQU 7  
M_I0 EQU 8  
M_I1 EQU 9  
M_S0 EQU 10  
M_S1 EQU 11  
M_SC EQU 13  
M_DM EQU 14  
; Carry  
; Overflow  
; Zero  
; Negative  
; Unnormalized  
; Extension  
; Limit  
; Scaling Bit  
; Interupt Mask Bit 0  
; Interupt Mask Bit 1  
; Scaling Mode Bit 0  
; Scaling Mode Bit 1  
; Sixteen_Bit Compatibility  
; Double Precision Multiply  
A-10  
 复制成功!