欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16LF1947-E/MR 参数 Datasheet PDF下载

PIC16LF1947-E/MR图片预览
型号: PIC16LF1947-E/MR
PDF下载: 下载PDF文件 查看货源
内容描述: [64-Pin Flash-Based, 8-Bit CMOS Microcontrollers with LCD Driver and nanoWatt XLP Technology]
分类和应用: 微控制器
文件页数/大小: 440 页 / 4740 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第87页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第88页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第89页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第90页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第92页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第93页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第94页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第95页  
PIC16F/LF1946/47  
7.5.1  
INTCON REGISTER  
Note:  
Interrupt flag bits are set when an interrupt  
condition occurs, regardless of the state of  
its corresponding enable bit or the Global  
Enable bit, GIE, of the INTCON register.  
User software should ensure the appropri-  
ate interrupt flag bits are clear prior to  
enabling an interrupt.  
The INTCON register is a readable and writable  
register, which contains the various enable and flag bits  
for TMR0 register overflow, interrupt-on-change and  
external INT pin interrupts.  
REGISTER 7-1:  
INTCON: INTERRUPT CONTROL REGISTER  
R/W-0/0  
GIE  
R/W-0/0  
PEIE  
R/W-0/0  
TMR0IE  
R/W-0/0  
INTE  
R/W-0/0  
IOCIE  
R/W-0/0  
TMR0IF  
R/W-0/0  
INTF  
R-0/0  
IOCIF  
bit 7  
bit 0  
Legend:  
R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as ‘0’  
-n/n = Value at POR and BOR/Value at all other Resets  
u = Bit is unchanged  
‘1’ = Bit is set  
x = Bit is unknown  
‘0’ = Bit is cleared  
bit 7  
GIE: Global Interrupt Enable bit  
1= Enables all active interrupts  
0= Disables all interrupts  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
PEIE: Peripheral Interrupt Enable bit  
1= Enables all active peripheral interrupts  
0= Disables all peripheral interrupts  
TMR0IE: Timer0 Overflow Interrupt Enable bit  
1= Enables the Timer0 interrupt  
0= Disables the Timer0 interrupt  
INTE: INT External Interrupt Enable bit  
1= Enables the INT external interrupt  
0= Disables the INT external interrupt  
IOCIE: Interrupt-on-Change Enable bit  
1= Enables the interrupt-on-change  
0= Disables the interrupt-on-change  
TMR0IF: Timer0 Overflow Interrupt Flag bit  
1= TMR0 register has overflowed  
0= TMR0 register did not overflow  
INTF: INT External Interrupt Flag bit  
1= The INT external interrupt occurred  
0= The INT external interrupt did not occur  
IOCIF: Interrupt-on-Change Interrupt Flag bit  
1= When at least one of the interrupt-on-change pins changed state  
0= None of the interrupt-on-change pins have changed state  
2010 Microchip Technology Inc.  
Preliminary  
DS41414A-page 89  
 复制成功!