欢迎访问ic37.com |
会员登录 免费注册
发布采购

319973-003 参数 Datasheet PDF下载

319973-003图片预览
型号: 319973-003
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔I / O控制器中枢10 [Intel I/O Controller Hub 10]
分类和应用: 控制器
文件页数/大小: 840 页 / 5889 K
品牌: INTEL [ INTEL ]
 浏览型号319973-003的Datasheet PDF文件第358页浏览型号319973-003的Datasheet PDF文件第359页浏览型号319973-003的Datasheet PDF文件第360页浏览型号319973-003的Datasheet PDF文件第361页浏览型号319973-003的Datasheet PDF文件第363页浏览型号319973-003的Datasheet PDF文件第364页浏览型号319973-003的Datasheet PDF文件第365页浏览型号319973-003的Datasheet PDF文件第366页  
PCI-to-PCI Bridge Registers (D30:F0)  
11.1.12 SECSTS—Secondary Status Register (PCI-PCI—D30:F0)  
Offset Address: 1Eh1Fh  
Default Value: 0280h  
Attribute:  
Size:  
R/WC, RO  
16 bits  
Note:  
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to  
the bit has no effect.  
Bit  
Description  
Detected Parity Error (DPE) — R/WC.  
15  
0 = Parity error not detected.  
1 = Intel® ICH10 PCI bridge detected an address or data parity error on the PCI bus  
Received System Error (RSE) — R/WC.  
14  
13  
0 = SERR# assertion not received  
1 = SERR# assertion is received on PCI.  
Received Master Abort (RMA) — R/WC.  
0 = No master abort.  
1 = This bit is set whenever the bridge is acting as an initiator on the PCI bus and the  
cycle is master-aborted. For (G)MCH/ICH10 interface packets that have completion  
required, this must also cause a target abort to be returned and sets PSTS.STA.  
(D30:F0:06 bit 11)  
Received Target Abort (RTA) — R/WC.  
0 = No target abort.  
1 = This bit is set whenever the bridge is acting as an initiator on PCI and a cycle is  
target-aborted on PCI. For (G)MCH/ICH10 interface packets that have completion  
required, this event must also cause a target abort to be returned, and sets  
PSTS.STA. (D30:F0:06 bit 11).  
12  
Signaled Target Abort (STA) — R/WC.  
0 = No target abort.  
11  
1 = This bit is set when the bridge is acting as a target on the PCI Bus and signals a  
target abort.  
DEVSEL# Timing (DEVT) — RO.  
01h = Medium decode timing.  
10:9  
Data Parity Error Detected (DPD) — R/WC.  
0 = Conditions described below not met.  
1 = The ICH10 sets this bit when all of the following three conditions are met:  
8
The bridge is the initiator on PCI.  
PERR# is detected asserted or a parity error is detected internally  
BCTRL.PERE (D30:F0:3E bit 0) is set.  
Fast Back to Back Capable (FBC) — RO. Hardwired to 1 to indicate that the PCI to PCI  
target logic is capable of receiving fast back-to-back cycles.  
7
6
Reserved  
66 MHz Capable (66MHZ_CAP) — RO. Hardwired to 0. This bridge is 33 MHz capable  
only.  
5
4:0  
Reserved  
362  
Datasheet