欢迎访问ic37.com |
会员登录 免费注册
发布采购

319973-003 参数 Datasheet PDF下载

319973-003图片预览
型号: 319973-003
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔I / O控制器中枢10 [Intel I/O Controller Hub 10]
分类和应用: 控制器
文件页数/大小: 840 页 / 5889 K
品牌: INTEL [ INTEL ]
 浏览型号319973-003的Datasheet PDF文件第354页浏览型号319973-003的Datasheet PDF文件第355页浏览型号319973-003的Datasheet PDF文件第356页浏览型号319973-003的Datasheet PDF文件第357页浏览型号319973-003的Datasheet PDF文件第359页浏览型号319973-003的Datasheet PDF文件第360页浏览型号319973-003的Datasheet PDF文件第361页浏览型号319973-003的Datasheet PDF文件第362页  
PCI-to-PCI Bridge Registers (D30:F0)  
Bit  
Description  
Detected Parity Error (DPE) — R/WC.  
0 = Parity error Not detected.  
1 = Indicates that the ICH10 detected a parity error on the internal backbone. This bit  
gets set even if the Parity Error Response bit (D30:F0:04 bit 6) is not set.  
15  
Signaled System Error (SSE) — R/WC. Several internal and external sources of the  
bridge can cause SERR#. The first class of errors is parity errors related to the  
backbone. The PCI bridge captures generic data parity errors (errors it finds on the  
backbone) as well as errors returned on backbone cycles where the bridge was the  
master. If either of these two conditions is met, and the primary side of the bridge is  
enabled for parity error response, SERR# will be captured as shown below.  
As with the backbone, the PCI bus captures the same sets of errors. The PCI bridge  
captures generic data parity errors (errors it finds on PCI) as well as errors returned on  
PCI cycles where the bridge was the master. If either of these two conditions is met,  
and the secondary side of the bridge is enabled for parity error response, SERR# will be  
captured as shown below.  
14  
The final class of errors is system bus errors. There are three status bits associated with  
system bus errors, each with a corresponding enable. The diagram capturing this is  
shown below.  
After checking for the three above classes of errors, an SERR# is generated, and  
PSTS.SSE logs the generation of SERR#, if CMD.SEE (D30:F0:04, bit 8) is set, as shown  
below.  
Received Master Abort (RMA) — R/WC.  
13  
0 = No master abort received.  
1 = Set when the bridge receives a master abort status from the backbone.  
358  
Datasheet  
 复制成功!