欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS1531 参数 Datasheet PDF下载

ICS1531图片预览
型号: ICS1531
PDF下载: 下载PDF文件 查看货源
内容描述: 888位MSPS A / D转换器与行同步时钟发生器 [Triple 8-bit MSPS A/D Converters with Line-Locked Clock Generator]
分类和应用: 转换器时钟发生器
文件页数/大小: 76 页 / 525 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS1531的Datasheet PDF文件第42页浏览型号ICS1531的Datasheet PDF文件第43页浏览型号ICS1531的Datasheet PDF文件第44页浏览型号ICS1531的Datasheet PDF文件第45页浏览型号ICS1531的Datasheet PDF文件第47页浏览型号ICS1531的Datasheet PDF文件第48页浏览型号ICS1531的Datasheet PDF文件第49页浏览型号ICS1531的Datasheet PDF文件第50页  
ICS1531 Data Sheet - Preliminary  
Chapter 6 Register Set  
6.5.30 Register 2Dh: PLL Reset  
The PLL Reset (Phase-Locked Loop Reset) Register is used to reset the MCLK and PNLCLK PLLs.  
Table 6-30. PLL Reset Register  
Bit  
Bit Name  
Bit Definition  
Ac- Spec.  
cess Func.  
Re-  
set  
2D:7- MCLK_Reset [3-0]  
2D:4  
MCLK Reset [3-0].  
Writing 5xh to these bits:  
Write  
N/A  
Resets MCLK PLL.  
Loads working Regs 26h to 2Bh.  
2D:3- PNLCLK_Reset [3-0] PNLCLK Reset [3-0].  
Write  
N/A  
2D:0  
Writing xAh to these bits:  
Resets PNLCLK PLL.  
Loads working Regs 20h to 25h.  
6.5.31 Register 2Eh-2Fh: Reserved  
These registers are reserved. (See Section 6.1, “Reserved Bits”.)  
ICS1531 Rev N 12/1/99  
December, 1999  
Copyright © 1999, Integrated Circuit Systems, Inc.  
All rights reserved.  
46  
 复制成功!