欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第173页浏览型号68HC912DG128PV8的Datasheet PDF文件第174页浏览型号68HC912DG128PV8的Datasheet PDF文件第175页浏览型号68HC912DG128PV8的Datasheet PDF文件第176页浏览型号68HC912DG128PV8的Datasheet PDF文件第178页浏览型号68HC912DG128PV8的Datasheet PDF文件第179页浏览型号68HC912DG128PV8的Datasheet PDF文件第180页浏览型号68HC912DG128PV8的Datasheet PDF文件第181页  
Freescale Semiconductor, Inc.  
Clock Functions  
Limp-Home and Fast STOP Recovery modes  
LHIE — Limp-Home Interrupt Enable  
0 = Limp-Home interrupt is disabled  
1 = Limp-Home interrupt is enabled  
Forced to 0 when VDDPLL is at VSS level.  
NOLHM —No Limp-Home Mode  
0 = Loss of reference clock forces the MCU in limp-home mode.  
1 = Loss of reference clock causes standard Clock Monitor reset.  
Read anytime; Normal modes: write once; Special modes: write  
anytime. Forced to 1 when VDDPLL is at VSS level.  
Bit 7  
6
BCSP  
0
5
BCSS  
0
4
0
0
3
0
0
2
MCS  
0
1
0
0
Bit 0  
0
0
0
0
RESET:  
CLKSEL — Clock Generator Clock select Register  
$003D  
Read and write anytime. Exceptions are listed below for each bit.  
BCSP and BCSS bits determine the clock used by the main system  
including the CPU and buses.  
BCSP — Bus Clock Select PLL  
0 = SYSCLK is derived from the crystal clock or from SLWCLK.  
1 = SYSCLK source is the PLL.  
Cannot be set when PLLON = 0. In limp-home mode, the output of  
BCSP is forced to 1, but the BCSP bit reads the latched value.  
BCSS — Bus Clock Select Slow  
0 = SYSCLK is derived from the crystal clock EXTALi.  
1 = SYSCLK source is the Slow clock SLWCLK.  
This bit has no effect when BCSP is set.  
MCS — Module Clock Select  
0 = M clock is the same as PCLK.  
1 = M clock is derived from Slow clock SLWCLK.  
This bit determines the clock used by the ECT module and the baud  
rate generators of the SCIs. In limp-home mode, the output of MCS is  
forced to 0, but the MCS bit reads the latched value.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!