欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第169页浏览型号68HC912DG128PV8的Datasheet PDF文件第170页浏览型号68HC912DG128PV8的Datasheet PDF文件第171页浏览型号68HC912DG128PV8的Datasheet PDF文件第172页浏览型号68HC912DG128PV8的Datasheet PDF文件第174页浏览型号68HC912DG128PV8的Datasheet PDF文件第175页浏览型号68HC912DG128PV8的Datasheet PDF文件第176页浏览型号68HC912DG128PV8的Datasheet PDF文件第177页  
Freescale Semiconductor, Inc.  
Clock Functions  
Limp-Home and Fast STOP Recovery modes  
Table 11-2. Summary of Pseudo STOP Mode Exit Conditions  
Mode  
Conditions  
Summary  
CPU exits stop in limp home mode and oscillator running. If  
the oscillator fails during pseudo-STOP and then recovers  
there is a possibility of code runaway as the clock monitor  
circuit can be misled by EXTALi clock into reporting a  
good signal before it has fully stabilised  
NOLHM=0  
CME=X  
DLY=1  
Pseudo-STOP exit in Limp Home  
mode with Delay  
Pseudo-STOP exit  
in Limp Home mode without  
Delay (Fast Stop Recovery)  
NOLHM=0  
CME=X  
DLY=0  
This mode is not recommended as it is possible that the  
initial VCO clock frequency may be high enough to cause  
code runaway.  
Pseudo-STOP exit without Limp  
Home mode, clock monitor  
enabled  
NOLHM=1  
CME=1  
DLY=X  
When a STOP instruction is executed the MCU resets via  
the clock monitor reset vector.  
Pseudo-STOP exit without Limp  
Home mode, clock monitor  
disabled, with Delay  
NOLHM=1  
CME=0  
DLY=1  
Oscillator starts operation following 4096 XCLK cycles  
(actual controlled by SLOW mode divider).  
Pseudo-STOP exit without Limp  
Home mode, clock monitor  
disabled, without Delay  
NOLHM=1  
CME=0  
DLY=0  
This mode is only recommended for use with an external  
clock source.  
11.6.14 PLL Register Descriptions  
Bit 7  
6
0
0
5
SYN5  
0
4
SYN4  
0
3
SYN3  
0
2
SYN2  
0
1
SYN1  
0
Bit 0  
SYN0  
0
0
0
RESET:  
SYNR — Synthesizer Register  
$0038  
Read anytime, write anytime, except when BCSP = 1 (PLL selected as  
bus clock).  
If the PLL is on, the count in the loop divider (SYNR) register effectively  
multiplies up the bus frequency from the PLL reference frequency by  
SYNR + 1. Internally, SYSCLK runs at twice the bus frequency. Caution  
should be used not to exceed the maximum rated operating frequency  
for the CPU.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!