欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第174页浏览型号68HC912DG128PV8的Datasheet PDF文件第175页浏览型号68HC912DG128PV8的Datasheet PDF文件第176页浏览型号68HC912DG128PV8的Datasheet PDF文件第177页浏览型号68HC912DG128PV8的Datasheet PDF文件第179页浏览型号68HC912DG128PV8的Datasheet PDF文件第180页浏览型号68HC912DG128PV8的Datasheet PDF文件第181页浏览型号68HC912DG128PV8的Datasheet PDF文件第182页  
Freescale Semiconductor, Inc.  
Clock Functions  
Bit 7  
0
6
0
0
5
SLDV5  
0
4
SLDV4  
0
3
SLDV3  
0
2
SLDV2  
0
1
SLDV1  
0
Bit 0  
SLDV0  
0
RESET:  
0
SLOW — Slow mode Divider Register  
$003E  
Read and write anytime.  
A write to this register changes the SLWCLK frequency with minimum  
delay (less than one SLWCLK cycle), thus allowing immediate tune-  
up of the performance versus power consumption for the modules  
using this clock. The frequency divide ratio is 2 times (SLOW), hence  
the divide range is 2 to 126 (not on first pass products). When  
SLOW = 0, the divider is bypassed. The generation of E, P and  
M clocks further divides SLWCLK by 2. Hence, the final ratio of Bus  
to EXTALi Frequency is programmable to 2, 4, 8, 12, 16, 20, ..., 252,  
by steps of 4. SLWCLK is a 50% duty cycle signal.  
Technical Data  
MC68HC912DG128 — Rev 3.0  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!