欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8014_07 参数 Datasheet PDF下载

56F8014_07图片预览
型号: 56F8014_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 125 页 / 2055 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8014_07的Datasheet PDF文件第62页浏览型号56F8014_07的Datasheet PDF文件第63页浏览型号56F8014_07的Datasheet PDF文件第64页浏览型号56F8014_07的Datasheet PDF文件第65页浏览型号56F8014_07的Datasheet PDF文件第67页浏览型号56F8014_07的Datasheet PDF文件第68页浏览型号56F8014_07的Datasheet PDF文件第69页浏览型号56F8014_07的Datasheet PDF文件第70页  
6.3.1.11 Stop Disable (STOP_DISABLE[1:0])—Bits 3–2  
00 = Stop mode will be entered when the 56800E core executes a STOP instruction  
01 = The 56800E STOP instruction will not cause entry into Stop mode  
10 = Stop mode will be entered when the 56800E core executes a STOP instruction and the  
STOP_DISABLE field is write-protected until the next reset  
11 = The 56800E STOP instruction will not cause entry into Stop mode and the STOP_DISABLE field is  
write-protected until the next reset  
6.3.1.12 Wait Disable (WAIT_DISABLE[1:0])—Bits 1–0  
00 = Wait mode will be entered when the 56800E core executes a WAIT instruction  
01 = The 56800E WAIT instruction will not cause entry into Wait mode  
10 = Wait mode will be entered when the 56800E core executes a WAIT instruction and the  
WAIT_DISABLE field is write-protected until the next reset  
11 = The 56800E WAIT instruction will not cause entry into Wait mode and the WAIT_DISABLE field is  
write-protected until the next reset  
6.3.2  
SIM Reset Status Register (SIM_RSTAT)  
This register is updated upon any system reset and indicates the cause of the most recent reset. It also  
controls whether the COP reset vector or regular reset vector in the vector table is used. This register is  
asynchronously reset during Power-On Reset (see power supervisor module) and subsequently is  
synchronously updated based on the level of the external reset, software reset, or cop reset inputs. Only  
one source will ever be indicated. In the event that multiple reset sources assert simultaneously, the  
highest-precedence source will be indicated. The precedence from highest to lowest is POR, EXTR,  
COPR, and SWR. While POR is always set during a Power-On Reset, EXTR will become set if the  
external reset pin is asserted or remains asserted after the Power-On Reset (POR) has deasserted.  
Base + $1  
Read  
15  
14  
13  
12  
11  
10  
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
SWR COPR  
EXTR POR  
Write  
0
0
0
0
0
0
0
0
0
0
0
0
RESET  
Figure 6-3 SIM Reset Status Register (SIM_RSTAT)  
6.3.2.1  
Reserved—Bits 15–6  
This bit field is reserved or not implemented. It is read as zero and cannot be modified by writing.  
6.3.2.2  
Software Reset (SWR)—Bit 5  
When set, this bit indicates that the previous system reset occurred as a result of a software reset (written  
1 to SW RST bit in the SIM_CTRL register). It will not be set if a COP, external, or POR reset also  
occurred.  
6.3.2.3  
COP Reset (COPR)—Bit 4  
When set, this bit indicates that the previous system reset was caused by the Computer Operating Properly  
(COP) timer. It will not be set if an external or POR reset also occurred. If COPR is set as code starts  
executing, the COP reset vector in the vector table will be used. Otherwise, the normal reset vector is used.  
56F8014 Technical Data, Rev. 9  
66  
Freescale Semiconductor  
Preliminary  
 复制成功!