欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第82页浏览型号ATMEGA64A-AU的Datasheet PDF文件第83页浏览型号ATMEGA64A-AU的Datasheet PDF文件第84页浏览型号ATMEGA64A-AU的Datasheet PDF文件第85页浏览型号ATMEGA64A-AU的Datasheet PDF文件第87页浏览型号ATMEGA64A-AU的Datasheet PDF文件第88页浏览型号ATMEGA64A-AU的Datasheet PDF文件第89页浏览型号ATMEGA64A-AU的Datasheet PDF文件第90页  
ATmega64A  
• TMS, ADC5 – Port F, Bit 5  
ADC5, Analog to Digital Converter, Channel 5.  
TMS, JTAG Test mode Select: This pin is used for navigating through the TAP-controller state  
machine. When the JTAG interface is enabled, this pin can not be used as an I/O pin.  
• TCK, ADC4 – Port F, Bit 4  
ADC4, Analog to Digital Converter, Channel 4.  
TCK, JTAG Test Clock: JTAG operation is synchronous to TCK. When the JTAG interface is  
enabled, this pin can not be used as an I/O pin.  
• ADC3 - ADC0 – Port F, Bit 3:0  
Analog to Digital Converter, Channel 3:0.  
Table 13-19. Overriding Signals for Alternate Functions in PF7:PF4  
Signal  
Name  
PUOE  
PUOV  
DDOE  
DDOV  
PF7/ADC7/TDI  
PF6/ADC6/TDO  
JTAGEN  
0
PF5/ADC5/TMS  
PF4/ADC4/TCK  
JTAGEN  
JTAGEN  
JTAGEN  
1
1
1
JTAGEN  
0
JTAGEN  
JTAGEN  
0
JTAGEN  
0
SHIFT_IR +  
SHIFT_DR  
PVOE  
PVOV  
DIEOE  
DIEOV  
DI  
0
JTAGEN  
0
0
0
TDO  
0
0
JTAGEN  
JTAGEN  
JTAGEN  
JTAGEN  
0
0
0
0
AIO  
TDI/ADC7 INPUT  
ADC6 INPUT  
TMS/ADC5 INPUT  
TCKADC4 INPUT  
86  
8160C–AVR–07/09  
 复制成功!