欢迎访问ic37.com |
会员登录 免费注册
发布采购

83C51SND2C-JL 参数 Datasheet PDF下载

83C51SND2C-JL图片预览
型号: 83C51SND2C-JL
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片闪存微控制器与MP3解码器,支持完整的音频接口 [Single-Chip Flash Microcontroller with MP3 Decoder with Full Audio Interface]
分类和应用: 解码器闪存微控制器
文件页数/大小: 235 页 / 2877 K
品牌: ATMEL [ ATMEL ]
 浏览型号83C51SND2C-JL的Datasheet PDF文件第123页浏览型号83C51SND2C-JL的Datasheet PDF文件第124页浏览型号83C51SND2C-JL的Datasheet PDF文件第125页浏览型号83C51SND2C-JL的Datasheet PDF文件第126页浏览型号83C51SND2C-JL的Datasheet PDF文件第128页浏览型号83C51SND2C-JL的Datasheet PDF文件第129页浏览型号83C51SND2C-JL的Datasheet PDF文件第130页浏览型号83C51SND2C-JL的Datasheet PDF文件第131页  
AT8xC51SND2C  
Bit  
Bit  
Number  
Mnemonic Description  
Stall Handshake Request Bit  
Set to send a STALL answer to the host for the next handshake. Clear otherwise.  
5
STALLRQ  
TX Packet Ready Control Bit  
Set after a packet has been written into the endpoint FIFO for IN data transfers.  
Data should be written into the endpoint FIFO only after this bit has been cleared.  
Set this bit without writing data to the endpoint FIFO to send a Zero Length  
Packet, which is generally recommended and may be required to terminate a  
transfer when the length of the last data packet is equal to MaxPacketSize (e.g.  
for control read transfers).  
4
TXRDY  
Cleared by hardware, as soon as the packet has been sent for Isochronous  
endpoints, or after the host has acknowledged the packet for Control, Bulk and  
Interrupt endpoints.  
Stall Sent Interrupt Flag/CRC Error Interrupt Flag  
For Control, Bulk and Interrupt Endpoints:  
Set by hardware after a STALL handshake has been sent as requested by  
STALLRQ. Then, the endpoint interrupt is triggered if enabled in UEPIEN.  
3
2
1
STLCRC Cleared by hardware when a SETUP packet is received (see RXSETUP).  
For Isochronous Endpoints:  
Set by hardware if the last data received is corrupted (CRC error on data). Then,  
the endpoint interrupt is triggered if enabled in UEPIEN.  
Cleared by hardware when a non corrupted data is received.  
Received SETUP Interrupt Flag  
Set by hardware when a valid SETUP packet has been received from the host.  
RXSETUP Then, all the other bits of the register are cleared by hardware and the endpoint  
interrupt is triggered if enabled in UEPIEN.  
Clear by software after reading the SETUP data from the endpoint FIFO.  
Received OUT Data Bank 0 (see also RXOUTB1 bit for Ping-pong Endpoints)  
This bit is set by hardware after a new packet has been stored in the endpoint  
FIFO data bank 0. Then, the endpoint interrupt is triggered if enabled and all the  
following OUT packets to the endpoint bank 0 are rejected (NAK’ed) until this bit  
RXOUTB0 has been cleared, excepted for Isochronous Endpoints. However, for control  
endpoints, an early SETUP transaction may overwrite the content of the endpoint  
FIFO, even if its Data packet is received while this bit is set.  
This bit should be cleared by the device firmware after reading the OUT data  
from the endpoint FIFO.  
Transmitted IN Data Complete Interrupt Flag  
Set by hardware after an IN packet has been transmitted for Isochronous  
endpoints and after it has been accepted (ACK’ed) by the host for Control, Bulk  
and Interrupt endpoints. Then, the endpoint interrupt is triggered if enabled in  
0
TXCMP  
UEPIEN.  
Clear by software before setting again TXRDY.  
Reset Value = 0000 0000b  
127  
4341D–MP3–04/05  
 复制成功!