欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1AGX50DF780C6 参数 Datasheet PDF下载

EP1AGX50DF780C6图片预览
型号: EP1AGX50DF780C6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 50160 CLBs, 640MHz, PBGA780, 29 X 29 MM, 1 MM PITCH, FBGA-780]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 296 页 / 3505 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1AGX50DF780C6的Datasheet PDF文件第107页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第108页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第109页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第110页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第112页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第113页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第114页浏览型号EP1AGX50DF780C6的Datasheet PDF文件第115页  
Arria GX Architecture  
Figure 2–68 shows how a row I/O block connects to the logic array.  
Figure 2–68. Row I/O Block Connection to the Interconnect  
R4 & R24  
Interconnects  
C4 Interconnect  
I/O Block Local  
Interconnect  
32 Data & Control  
Signals from  
Logic Array (1)  
32  
LAB  
Horizontal  
I/O Block  
io_dataina[3..0]  
io_datainb[3..0]  
Direct Link  
Interconnect  
to Adjacent LAB  
Direct Link  
Interconnect  
to Adjacent LAB  
Horizontal I/O  
Block Contains  
up to Four IOEs  
io_clk[7:0]  
LAB Local  
Interconnect  
Note to Figure 2–68:  
(1) The 32 data and control signals consist of eight data out lines: four lines each for DDR applications  
io_dataouta[3..0] and io_dataoutb[3..0], four output enables io_oe[3..0], four input clock enables  
io_ce_in[3..0], four output clock enables io_ce_out[3..0], four clocks io_clk[3..0], four asynchronous  
clear and preset signals io_aclr/apreset[3..0], and four synchronous clear and preset signals  
io_sclr/spreset[3..0].  
Altera Corporation  
May 2008  
2–103  
Arria GX Device Handbook, Volume 1  
 复制成功!