欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4115VQ 参数 Datasheet PDF下载

AK4115VQ图片预览
型号: AK4115VQ
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能的24bit 192kHz的数字音频接口收发器 [High Feature 192kHz 24bit Digital Audio Interface Transceiver]
分类和应用: 消费电路商用集成电路
文件页数/大小: 64 页 / 584 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4115VQ的Datasheet PDF文件第43页浏览型号AK4115VQ的Datasheet PDF文件第44页浏览型号AK4115VQ的Datasheet PDF文件第45页浏览型号AK4115VQ的Datasheet PDF文件第46页浏览型号AK4115VQ的Datasheet PDF文件第48页浏览型号AK4115VQ的Datasheet PDF文件第49页浏览型号AK4115VQ的Datasheet PDF文件第50页浏览型号AK4115VQ的Datasheet PDF文件第51页  
ASAHI KASEI  
[AK4115]  
2-3. READ Operations  
Set R/W bit = “1” for the READ operation of AK4115.  
After transmission of a data, the master can read next address’s data by generating the acknowledge instead of  
terminating the write cycle after the receipt the first data word. After the receipt of each data, the internal 5-bit address  
counter is incremented by one, and the next data is taken into next address automatically. If the address exceed 49H prior  
to generating the stop condition, the address counter will “roll over” to 00H and the previous data will be overwritten.  
The AK4115 supports two basic read operations: CURRENT ADDRESS READ and RANDOM READ.  
2-3-1. CURRENT ADDRESS READ  
The AK4115 contains an internal address counter that maintains the address of the last word accessed, incremented by  
one. Therefore, if the last access (either a read or write) was to address n, the next CURRENT READ operation would  
access data from the address n+1.  
After receipt of the slave address with R/W bit set to “1”, the AK4115 generates an acknowledge, transmits 1byte data  
which address is set by the internal address counter and increments the internal address counter by 1. If the master does  
not generate an acknowledge to the data but generate the stop condition, the AK4115 discontinues transmission.  
S
S
T
O
P
T
A
R
T
Slave  
Address  
Data(n)  
Data(n+1)  
Data(n+2)  
Data(n+x)  
S
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
Figure 48. CURRENT ADDRESS READ  
2-3-2. RANDOM READ  
Random read operation allows the master to access any memory location at random. Prior to issuing the slave address  
with the R/W bit set to “1”, the master must first perform a “dummy” write operation.  
The master issues the start condition, slave address(R/W=“0”) and then the register address to read. After the register  
address’s acknowledge, the master immediately reissues the start condition and the slave address with the R/W bit set to  
“1”. Then the AK4115 generates an acknowledge, 1byte data and increments the internal address counter by 1. If the  
master does not generate an acknowledge to the data but generate the stop condition, the AK4115 discontinues  
transmission.  
S
T
A
R
T
S
T
A
R
T
S
T
O
P
Slave  
Address  
Word  
Address(n)  
Slave  
Address  
Data(n)  
Data(n+1)  
Data(n+x)  
S
S
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 49. RANDOM READ  
MS0573-E-00  
2006/12  
- 47 -  
 复制成功!