欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4115VQ 参数 Datasheet PDF下载

AK4115VQ图片预览
型号: AK4115VQ
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能的24bit 192kHz的数字音频接口收发器 [High Feature 192kHz 24bit Digital Audio Interface Transceiver]
分类和应用: 消费电路商用集成电路
文件页数/大小: 64 页 / 584 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4115VQ的Datasheet PDF文件第40页浏览型号AK4115VQ的Datasheet PDF文件第41页浏览型号AK4115VQ的Datasheet PDF文件第42页浏览型号AK4115VQ的Datasheet PDF文件第43页浏览型号AK4115VQ的Datasheet PDF文件第45页浏览型号AK4115VQ的Datasheet PDF文件第46页浏览型号AK4115VQ的Datasheet PDF文件第47页浏览型号AK4115VQ的Datasheet PDF文件第48页  
ASAHI KASEI  
[AK4115]  
2. I2C bus control mode (IIC pin = “H”)  
AK4115 supports a fast-mode I2C-bus system (max : 400kHz).  
2-1. Data transfer  
All commands are preceded by a START condition. After the START condition, a slave address is sent. After the AK4115  
recognizes the START condition, the device interfaced to the bus waits for the slave address to be transmitted over the  
SDA line. If the transmitted slave address matches an address for one of the devices, the designated slave device pulls the  
SDA line to LOW (ACKNOWLEDGE). The data transfer is always terminated by a STOP condition generated by the  
master device.  
2-1-1. Data validity  
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line  
can only change when the clock signal on the SCL line is LOW except for the START and the STOP condition.  
SCL  
SDA  
DATA LINE  
STABLE :  
DATA VALID  
CHANGE  
OF DATA  
ALLOWED  
Figure 41. Data transfer  
2-1-2. START and STOP condition  
A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition. All sequences start from  
the START condition.  
A LOW to HIGH transition on the SDA line while SCL is HIGH defines a STOP condition. All sequences end by the  
STOP condition.  
SCL  
SDA  
START CONDITION  
STOP CONDITION  
Figure 42. START and STOP conditions  
MS0573-E-00  
2006/12  
- 44 -  
 复制成功!