欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD1819BJST 参数 Datasheet PDF下载

AD1819BJST图片预览
型号: AD1819BJST
PDF下载: 下载PDF文件 查看货源
内容描述: AC'97 SoundPort编解码器 [AC’97 SoundPort Codec]
分类和应用: 解码器编解码器消费电路商用集成电路
文件页数/大小: 28 页 / 248 K
品牌: ADI [ ADI ]
 浏览型号AD1819BJST的Datasheet PDF文件第16页浏览型号AD1819BJST的Datasheet PDF文件第17页浏览型号AD1819BJST的Datasheet PDF文件第18页浏览型号AD1819BJST的Datasheet PDF文件第19页浏览型号AD1819BJST的Datasheet PDF文件第21页浏览型号AD1819BJST的Datasheet PDF文件第22页浏览型号AD1819BJST的Datasheet PDF文件第23页浏览型号AD1819BJST的Datasheet PDF文件第24页  
AD1819B  
AD1819A SAMPLES SYNC ASSERTION HERE  
SYNC  
AC’97 CONTROLLER SAMPLES  
FIRST SDATA_OUT BIT OF FRAME HERE  
BIT_CLK  
VALID  
SLOT (1) SLOT (2)  
FRAME  
SDATA_OUT  
END OF PREVIOUS  
AUDIO FRAME  
Figure 11. Start of an Audio Output Frame  
SDATA_OUT’s composite stream is MSB justified (MSB first) with all nonvalid slots’ bit positions stuffed with 0s by the  
AC’97 controller. The AD1819B ignores invalid slots.  
In the event that there are less than 20 valid bits within an assigned and valid time slot, the AC’97 controller always stuffs all trailing  
nonvalid bit positions of the 20-bit slot with 0s. The AD1819B ignores unused bits.  
As an example, consider an 8-bit sample stream being played out to one of the AD1819B’s DACs. The first 8-bit positions are pre-  
sented to the DAC (MSB justified), followed by the next 12 bit positions, which are stuffed with 0s by the AC’97 controller.  
When mono audio sample streams are output from the AC’97 controller, it is necessary that BOTH left and right stream time slots  
be filled with the same data.  
Slot 1: Command Address Port  
The command port is used to control features and request status (see Audio Input Frame Slots l and 2) for AD1819B functions  
including, but not limited to, mixer settings and power management (refer to the control register section of this specification).  
The control interface architecture supports up to sixty-four 16-bit read/write registers, addressable on even byte boundaries. Only the  
even registers (00h, 02h, etc.) are valid, odd register (01h, 03h, etc.) accesses are discouraged (defaulting to the preceding even byte  
boundary—i.e., a read to 01h will return the 16-bit contents of 00h). Note that shadowing of the control register file on the AC’97  
controller is an option left open to the implementation of the AC’97 controller. The AD1819B’s control register file is readable as  
well as writable.  
Audio output frame Slot 1 communicates control register address, and write/read command information to AD1819B.  
Command Address Port Bit Assignments:  
Bit (19)  
Read/Write Command  
Control Register Index  
Reserved  
(1 = Read, 0 = Write)  
Bit (18:12)  
Bit (11:0)  
(64 16-Bit Locations, Addressed On Even Byte Boundaries)  
(Stuffed with 0s)  
The first bit (MSB) sampled by the AD1819B indicates whether the current control transaction is a read or a write operation. The  
following 7-bit positions communicate the targeted control register address. The trailing 12-bit positions within the slot are reserved.  
Slot 2: Command Data Port  
The command data port is used to deliver 16-bit control register write data in the event that the current command port operation is a  
write cycle (as indicated by Slot 1, Bit 19).  
Bit (19:4)  
Bit (3:0)  
Control Register Write Data  
Reserved  
(Stuffed with 0s If Current Operation Is Not a Write)  
(Stuffed with 0s)  
If the current command port operation is not a write, the entire slot time should be stuffed with 0s by the AC’97 controller.  
Slot 3: PCM Playback Left Channel  
Audio output frame Slot 3 is the composite digital audio left playback stream. In a typical “Games Compatible” PC this slot is com-  
posed of standard PCM (.wav) output samples digitally mixed (on the AC’97 controller or host processor) with music synthesis  
output samples. If a sample stream of resolution less than 20 bits is transferred, the AC’97 controller should stuff all trailing  
nonvalid bit positions within this time slot with 0s.  
Slot 4: PCM Playback Right Channel  
Audio output frame Slot 4 is the composite digital audio right playback stream. In a typical “Games Compatible” PC this slot is  
composed of standard PCM (.wav) output samples digitally mixed (on the AC’97 controller or host processor) with music synthesis  
output samples. If a sample stream of resolution less than 20 bits is transferred, the AC’97 controller should stuff all trailing nonvalid bit  
positions within this time slot with 0s.  
REV. 0  
–20–  
 复制成功!