欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST90135M6 参数 Datasheet PDF下载

ST90135M6图片预览
型号: ST90135M6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16号位微控制器( MCU ), 16至64K的ROM 。 OTP或EPROM 。 512 2K的RAM - ST9 +系列\n [8/16-BIT MICROCONTROLLER (MCU) WITH 16 TO 64K ROM. OTP OR EPROM. 512 TO 2K RAM - ST9 + FAMILY ]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 199 页 / 2805 K
品牌: ETC [ ETC ]
 浏览型号ST90135M6的Datasheet PDF文件第122页浏览型号ST90135M6的Datasheet PDF文件第123页浏览型号ST90135M6的Datasheet PDF文件第124页浏览型号ST90135M6的Datasheet PDF文件第125页浏览型号ST90135M6的Datasheet PDF文件第127页浏览型号ST90135M6的Datasheet PDF文件第128页浏览型号ST90135M6的Datasheet PDF文件第129页浏览型号ST90135M6的Datasheet PDF文件第130页  
ST90158 - MULTIFUNCTION TIMER (MFT)  
MULTIFUNCTION TIMER (Cont’d)  
FLAG REGISTER (T_FLAGR)  
R254 - Read/Write  
Register Page: 10  
GTIEN and CM1I bits in the IDMR register are set.  
The CM1 bit is cleared by software.  
0: No Compare 1 event  
Reset value: 0000 0000 (00h)  
1: Compare 1 event occurred  
7
0
Bit 3 = OUF: Overflow/Underflow.  
OCP OCM  
CP0 CP1 CM0 CM1 OUF  
A0  
This bit is set by hardware after a counter Over/  
Underflow condition. An interrupt is generated if  
GTIEN and OUI=1 in the IDMR register. The OUF  
bit is cleared by software.  
0: No counter overflow/underflow  
1: Counter overflow/underflow  
0
0
Bit 7 = CP0: Capture 0 flag.  
This bit is set by hardware after a capture on  
REG0R register. An interrupt is generated de-  
pending on the value of the GTIEN, CP0I bits in  
the IDMR register and the A0 bit in the T_FLAGR  
register. The CP0 bit must be cleared by software.  
Setting by software acts as a software load/cap-  
ture to/from the REG0R register.  
Bit 2 = OCP0: Overrun on Capture 0.  
This bit is set by hardware when more than one  
INT/DMA requests occur before the CP0 flag is  
cleared by software or whenever a capture is sim-  
ulated by setting the CP0 flag by software. The  
OCP0 flag is cleared by software.  
0: No Capture 0 event  
1: Capture 0 event occurred  
0: No capture 0 overrun  
1: Capture 0 overrun  
Bit 6 = CP1: Capture 1 flag.  
This bit is set by hardware after a capture on  
REG1R register. An interrupt is generated de-  
pending on the value of the GTIEN, CP0I bits in  
the IDMR register and the A0 bit in the T_FLAGR  
register. The CP1 bit must be cleared by software.  
Setting by software acts as a capture event on the  
REG1R register, except when in Bicapture mode.  
0: No Capture 1 event  
Bit 1 = OCM0: Overrun on compare 0.  
This bit is set by hardware when more than one  
INT/DMA requests occur before the CM0 flag is  
cleared by software.The OCM0 flag is cleared by  
software.  
0: No compare 0 overrun  
1: Compare 0 overrun  
1: Capture 1 event occurred  
Bit 5 = CM0: Compare 0 flag.  
Bit 0 = A0: Capture interrupt function.  
This bit is set and cleared by software.  
0: Configure the capture interrupt as an OR func-  
tion of REG0R/REG1R captures  
1: Configure the capture interrupt as an AND func-  
tion of REG0R/REG1R captures  
This bit is set by hardware after a successful com-  
pare on the CMP0R register. An interrupt is gener-  
ated if the GTIEN and CM0I bits in the IDMR reg-  
ister are set. The CM0 bit is cleared by software.  
0: No Compare 0 event  
1: Compare 0 event occurred  
Bit 4 = CM1: Compare 1 flag.  
This bit is set after a successful compare on  
CMP1R register. An interrupt is generated if the  
126/199  
9
 复制成功!