欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCF02SVOG20C0936 参数 Datasheet PDF下载

XCF02SVOG20C0936图片预览
型号: XCF02SVOG20C0936
PDF下载: 下载PDF文件 查看货源
内容描述: [Configuration Memory, 2MX1, Serial, CMOS, PDSO20, LEAD FREE, PLASTIC, TSSOP-20]
分类和应用: 光电二极管内存集成电路
文件页数/大小: 42 页 / 456 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCF02SVOG20C0936的Datasheet PDF文件第1页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第3页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第4页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第5页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第6页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第7页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第8页浏览型号XCF02SVOG20C0936的Datasheet PDF文件第9页  
R
Platform Flash In-System Programmable Configuration PROMS  
CLK CE  
OE/RESET  
TCK  
TMS  
TDI  
Data  
Control  
and  
JTAG  
CEO  
Serial  
Memory  
Interface  
Data  
DATA (D0)  
Serial Mode  
Address  
Interface  
TDO  
CF  
ds123_01_30603  
Figure 1: XCFxxS Platform Flash PROM Block Diagram  
FI  
CLK CE  
EN_EXT_SEL  
OE/RESET BUSY  
CLKOUT  
CEO  
OSC  
Control  
and  
JTAG  
Serial  
or  
Parallel  
Interface  
TCK  
TMS  
TDI  
Data  
Memory  
DATA (D0)  
(Serial/Parallel Mode)  
Address  
TDO  
Interface  
Data  
Decompressor  
D[1:7]  
(Parallel Mode)  
ds123_19_050604  
CF  
REV_SEL [1:0]  
Figure 2: XCFxxP Platform Flash PROM Block Diagram  
When the FPGA is in Master Serial mode, it generates a  
configuration clock that drives the PROM. With CF High, a  
short access time after CE and OE are enabled, data is  
available on the PROM DATA (D0) pin that is connected to  
the FPGA DIN pin. New data is available a short access  
time after each rising clock edge. The FPGA generates the  
appropriate number of clock pulses to complete the config-  
uration.  
CF High, after CE and OE are enabled, data is available on  
the PROMs DATA (D0-D7) pins. New data is available a  
short access time after each rising clock edge. The data is  
clocked into the FPGA on the following rising edge of the  
CCLK. A free-running oscillator can be used in the Slave  
Parallel /Slave SelecMAP mode.  
The XCFxxP version of the Platform Flash PROM provides  
additional advanced features. A built-in data decompressor  
supports utilizing compressed PROM files, and design revi-  
sioning allows multiple design revisions to be stored on a  
single PROM or stored across several PROMs. For design  
revisioning, external pins or internal control bits are used to  
select the active design revision.  
When the FPGA is in Slave Serial mode, the PROM and the  
FPGA are both clocked by an external clock source, or  
optionally, for the XCFxxP PROM only, the PROM can be  
used to drive the FPGA’s configuration clock.  
The XCFxxP version of the Platform Flash PROM also sup-  
ports Master SelectMAP and Slave SelectMAP (or Slave  
Parallel) FPGA configuration modes. When the FPGA is in  
Master SelectMAP mode, the FPGA generates a configura-  
tion clock that drives the PROM. When the FPGA is in Slave  
SelectMAP Mode, either an external oscillator generates  
the configuration clock that drives the PROM and the  
FPGA, or optionally, the XCFxxP PROM can be used to  
drive the FPGA’s configuration clock. With BUSY Low and  
Multiple Platform Flash PROM devices can be cascaded to  
support the larger configuration files required when target-  
ing larger FPGA devices or targeting multiple FPGAs daisy  
chained together. When utilizing the advanced features for  
the XCFxxP Platform Flash PROM, such as design revi-  
sioning, programming files which span cascaded PROM  
devices can only be created for cascaded chains containing  
only XCFxxP PROMs. If the advanced XCFxxP features are  
DS123 (v2.4) July 20, 2004  
Preliminary Product Specification  
www.xilinx.com  
1-800-255-7778  
2
 复制成功!