欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第80页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第81页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第82页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第83页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第85页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第86页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第87页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第88页  
R
Functional Description  
Table 54: FPGA Connections to Flash PROM with "IO15/A-1" Pin  
Connection to Flash PROM with  
IO15/A-1 Pin  
x8 Flash PROM Interface After x16 Flash PROM Interface After  
FPGA Pin  
FPGA Configuration  
FPGA Configuration  
LDC2  
BYTE#  
Drive LDC2 Low or leave  
unconnected and tie PROM  
BYTE# input to GND  
Drive LCD2 High  
LDC1  
LDC0  
HDC  
OE#  
CS#  
WE#  
Active-Low Flash PROM  
output-enable control  
Active-Low Flash PROM  
output-enable control  
Active-Low Flash PROM  
chip-select control  
Active-Low Flash PROM  
chip-select control  
Flash PROM write-enable  
control  
Flash PROM write-enable control  
A[23:1]  
A0  
A[n:0]  
A[n:0]  
A[n:0]  
IO15/A-1  
IO15/A-1 is least-significant  
address input  
IO15/A-1 is most-significant data  
line, IO15  
D[7:0]  
IO[7:0]  
IO[7:0]  
IO[7:0]  
User I/O  
Upper data lines IO[14:8] not  
required unless used as x16 Flash  
interface after configuration  
Upper data lines IO[14:8] not  
required  
IO[14:8]  
next FPGA in the daisy-chain. The next FPGA then receives  
parallel configuration data from the Flash PROM. The mas-  
ter FPGA’s CCLK output synchronizes data capture.  
Daisy-Chaining  
If the application requires multiple FPGAs with different con-  
figurations, then configure the FPGAs using a daisy chain,  
as shown in Figure 56. Use BPI mode (M[2:0] = <0:1:0> or  
<0:1:1>) for the FPGA connected to the parallel NOR Flash  
PROM and Slave Parallel mode (M[2:0] = <1:1:0>) for all  
other FPGAs in the daisy-chain. After the master  
FPGA—the FPGA on the left in the diagram—finishes load-  
ing its configuration data from the parallel Flash PROM, the  
master device continues generating addresses to the Flash  
PROM and asserts its CSO_B output Low, enabling the  
The downstream devices in Slave Parallel mode also  
actively drive their LDC[2:0] and HDC outputs during config-  
uration, although these signal are not used for configura-  
tion. These pins are in I/O Bank 1, powered by VCCO_1.  
Because these pins do not connect elsewhere in the config-  
uration circuit, the voltage on VCCO_1 can be whatever is  
required by the end application.  
DS312-2 (v1.1) March 21, 2005  
www.xilinx.com  
77  
Advance Product Specification  
 复制成功!