欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第27页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第28页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第29页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第30页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第32页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第33页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第34页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第35页  
R
Functional Description  
Initialization  
ing a 16x1 configuration in one LUT. Multiple SLICEM LUTs  
can be combined in various ways to store larger amounts of  
data, including 16x4, 32x2, or 64x1 configurations in one  
CLB. The fifth and sixth address lines required for the  
32-deep and 64-deep configurations, respectively, are  
implemented using the BX and BY inputs, which connect to  
the write enable logic for writing and the F5MUX and  
F6MUX for reading.  
The CLB storage elements are initialized at power-up, dur-  
ing configuration, by the global GSR signal, and by the indi-  
vidual SR or REV inputs to the CLB.  
Table 14: Slice Storage Element Initialization  
Signal  
Description  
SR  
Set/Reset input. Forces the storage element  
into the state specified by the attribute SRHIGH  
or SRLOW. SRHIGH forces a logic “1” when SR  
is asserted. SRLOW forces a logic “0”. For each  
slice, set and reset can be set to be  
Writing to distributed RAM is always synchronous to the  
SLICEM clock (WCLK for distributed RAM) and enabled by  
the SLICEM SR input which functions as the active-High  
Write Enable (WE). The read operation is asynchronous,  
and, therefore, during a write, the output initially reflects the  
old data at the address being written.  
synchronous or asynchronous.  
REV  
GSR  
Reverse of Set/Reset input. A second input  
(BY) forces the storage element into the  
opposite state. The reset condition is  
predominant over the set condition if both are  
active. Same synchronous/asynchronous  
setting as for SR.  
The distributed RAM outputs can be captured using the  
flip-flops within the SLICEM element. The WE write-enable  
control for the RAM and the CE clock-enable control for the  
flip-flop are independent, but the WCLK and CLK clock  
inputs are shared. Because the RAM read operation is  
asynchronous, the output data always reflects the currently  
addressed RAM location.  
Global Set/Reset. GSR defaults to active High  
but can be inverted by adding an inverter in  
front of the GSR input of the  
STARTUP_SPARTAN3E element. The initial  
state after configuration or GSR is defined by a  
separate INIT0 and INIT1 attribute. By default,  
setting the SRLOW attribute sets INIT0, and  
setting the SRHIGH attribute sets INIT1.  
A dual-port option combines two LUTs so that memory  
access is possible from two independent data lines. The  
same data is written to both 16x1 memories but they have  
independent read address lines and outputs. The dual-port  
function is implemented by cascading the G-LUT address  
lines, which are used for both read and write, to the F-LUT  
write address lines (WF[4:1] in Figure 12), and by cascad-  
ing the G-LUT data input D1 through the DIF_MUX in  
Figure 12 and to the D1 input on the F-LUT. One CLB pro-  
vides a 16x1 dual-port memory as shown in Figure 23.  
Distributed RAM  
The LUTs in the SLICEM can be programmed as distributed  
RAM. This type of memory affords moderate amounts of  
data buffering anywhere along a data path. One SLICEM  
LUT stores 16 bits (RAM16). The four LUT inputs F[4:1] or  
G[4:1] become the address lines labeled A[4:1] in the  
device model and A[3:0] in the design components, provid-  
Any write operation on the D input and any read operation  
on the SPO output can occur simultaneously with and inde-  
pendently from a read operation on the second read-only  
port, DPO.  
SLICEM  
D
16x1  
LUT  
RAM  
(Read/  
Write)  
SPO  
A[3:0]  
Optional  
Register  
WE  
WCLK  
DPO  
16x1  
LUT  
RAM  
(Read  
Only)  
DPRA[3:0]  
Optional  
Register  
DS312-2_41_021305  
Figure 23: RAM16X1D Dual-Port Usage  
24  
www.xilinx.com  
DS312-2 (v1.1) March 21, 2005  
Advance Product Specification  
 复制成功!