欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第26页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第27页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第28页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第29页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第31页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第32页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第33页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第34页  
R
Functional Description  
The MULT_AND is useful for small multipliers. Larger multi-  
pliers can be built using the dedicated 18x18 multiplier  
blocks (see Dedicated Multipliers).  
tom portions of the slice are called FFY and FFX, respec-  
tively. FFY has a fixed multiplexer on the D input selecting  
either the combinatorial output Y or the bypass signal BY.  
FFX selects between the combinatorial output X or the  
bypass signal BX.  
Storage Elements  
The storage element, which is programmable as either a  
D-type flip-flop or a level-sensitive transparent latch, pro-  
vides a means for synchronizing data to a clock signal,  
among other uses. The storage elements in the top and bot-  
The functionality of a slice storage element is identical to  
that described earlier for the I/O storage elements. All sig-  
nals have programmable polarity; the default active-High  
function is described.  
Table 12: Storage Element Signals  
Signal  
Description  
D
Input. For a flip-flop data on the D input is loaded when R and S (or CLR and PRE) are Low and CE is High  
during the Low-to-High clock transition. For a latch, Q reflects the D input while the gate (G) input and gate  
enable (GE) are High and R and S (or CLR and PRE) are Low. The data on the D input during the High-to-Low  
gate transition is stored in the latch. The data on the Q output of the latch remains unchanged as long as G or  
GE remains Low.  
Q
Output. Toggles after the Low-to-High clock transition for a flip-flop and immediately for a latch.  
Clock for edge-triggered flip-flops.  
C
G
Gate for level-sensitive latches.  
CE  
GE  
S
Clock Enable for flip-flops.  
Gate Enable for latches.  
Synchronous Set (Q = High). When the S input is High and R is Low, the flip-flop is set, output High, during the  
Low-to-High clock (C) transition. A latch output is immediately set, output High.  
R
Synchronous Reset (Q = Low); has precedence over Set.  
PRE  
Asynchronous Preset (Q = High). When the PRE input is High and CLR is Low, the flip-flop is set, output High,  
during the Low-to-High clock (C) transition. A latch output is immediately set, output High.  
CLR  
SR  
Asynchronous Clear (Q = Low); has precedence over Preset to reset Q output Low  
CLB input for R, S, CLR, or PRE  
REV  
CLB input for opposite of SR. Must be asynchronous or synchronous to match SR.  
The control inputs R, S, CE, and C are all shared between  
the two flip-flops in a slice.  
Table 13: FD Flip-Flop Functionality with Synchronous  
Reset, Set, and Clock Enable  
Inputs  
Outputs  
S
R
1
0
0
0
0
S
X
1
0
0
0
CE  
X
X
0
D
X
X
X
1
C
X
Q
FDRSE  
0
D
CE  
C
Q
1
R
No Change  
DS312-2_40_021305  
1
1
0
Figure 22: FD Flip-Flop Component with Synchronous  
Reset, Set, and Clock Enable  
1
0
DS312-2 (v1.1) March 21, 2005  
www.xilinx.com  
23  
Advance Product Specification  
 复制成功!