欢迎访问ic37.com |
会员登录 免费注册
发布采购

CC1110F32RHHR 参数 Datasheet PDF下载

CC1110F32RHHR图片预览
型号: CC1110F32RHHR
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗的SoC (系统级芯片)与MCU,存储器,低于1GHz的射频收发器和USB控制器 [Low-Power SoC (System-on-Chip) with MCU, Memory, Sub-1 GHz RF Transceiver, and USB Controller]
分类和应用: 存储射频控制器
文件页数/大小: 249 页 / 3133 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号CC1110F32RHHR的Datasheet PDF文件第126页浏览型号CC1110F32RHHR的Datasheet PDF文件第127页浏览型号CC1110F32RHHR的Datasheet PDF文件第128页浏览型号CC1110F32RHHR的Datasheet PDF文件第129页浏览型号CC1110F32RHHR的Datasheet PDF文件第131页浏览型号CC1110F32RHHR的Datasheet PDF文件第132页浏览型号CC1110F32RHHR的Datasheet PDF文件第133页浏览型号CC1110F32RHHR的Datasheet PDF文件第134页  
CC1110Fx / CC1111Fx  
12.9 8-bit Timers, Timer 3 and Timer 4  
Timer 3 and Timer 4 are two 8-bit timers which  
supports typical timer/counter functions such  
as output compare and PWM functions. The  
timers have two independent compare  
channels each and use one I/O pin per  
channel.  
highest is 24 MHz for CC1111Fx. When the high  
speed RC oscillator is used as system clock  
source, the highest clock frequency used by  
Timer 3/4 is fXOSC/2 for CC1110Fx and 12 MHz  
for CC1111Fx, given that the HS RCOSC has  
been calibrated.  
The features of Timer 3/4 are as follows:  
Two compare channels  
The counter operates as either a free-running  
counter, a modulo counter, a down counter, or  
as an up/down counter for use in centre-  
aligned PWM.  
Set, clear, or toggle output compare  
It is possible to read the 8-bit counter value  
Free-running,  
modulo,  
down,  
or  
up/down counter operation  
through the SFR TxCNT.  
Clock prescaler for divide by 1, 2, 4, 8,  
16, 32, 64, 128  
Writing a 1 to TxCTL.CLR will reset the 8-bit  
counter.  
Interrupt request generation on compare  
and when reaching the terminal count  
value  
The counter may produce an interrupt request  
when the terminal count value (overflow) is  
reached (see Section 12.9.3 - 12.9.3.3). It is  
possible to start and halt the counter with the  
TxCTL.START bit. The counter is started  
when a 1 is written to TxCTL.START. If a 0 is  
written to TxCTL.START, the counter halts at  
its present value.  
DMA trigger function  
Note: In the following sections, an n in the  
register name represent the channel  
number 0 or 1 if nothing else is stated. An  
x in the register name refers to the timer  
number, 3 or 4  
12.9.2  
Timer 3/4 Operation  
In general, the control register TxCTL is used  
to control the timer operation. The timer  
modes are described in the following four  
sections.  
12.9.1  
8-bit Timer Counter  
Both timers consist of an 8-bit counter that  
increments or decrements at each active clock  
edge. The frequency of the active clock edges  
12.9.3  
Free-running Mode  
is  
given  
by  
CLKCON.TICKSPD  
and  
In free-running mode the counter starts from  
0x00 and increments at each active clock  
edge. When the counter reaches the terminal  
count value 0xFF (overflow), the counter is  
loaded with 0x00 on the next timer tick and  
continues incrementing its value as shown in  
Figure 35. When 0xFF is reached, the  
TxCTL.DIV. CLKCON.TICKSPDis used to set  
the timer tick speed. The timer tick speed will  
vary from 203.125 kHz to 26 MHz for CC1110Fx  
and 187.5 kHz to 24 MHz for CC1111Fx (given  
the use of a 26 MHz or 48 MHz crystal  
respectively). Note that the clock speed of the  
system clock is not affected by the TICKSPD  
setting. The timer tick speed is further divided  
in Timer 3/4 by the prescaler value set by  
TxCTL.DIV. This prescaler value can be 1,  
2, 4, 8, 16, 32, 64, or 128. Thus the lowest  
clock frequency used by Timer 3/4 is 1.587  
kHz and the highest is 26 MHz when a 26  
MHz crystal oscillator is used as system clock  
source (CC1110Fx). The lowest clock frequency  
used by Timer 3/4 is 1.465 kHz and the  
TIMIF.TxOVFIF  
IRCON.TxIF flag is only asserted if the  
corresponding interrupt mask bit  
flag  
is  
set.  
The  
TxCTL.OVFIM is set. An interrupt request is  
generated when both TxCTL.OVFIM and  
IEN1.TxEN are set to 1. The free-running  
mode can be used to generate independent  
time intervals and output signal frequencies.  
SWRS033H  
Page 130 of 246  
 
 复制成功!