欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1217F-IMR/F 参数 Datasheet PDF下载

73S1217F-IMR/F图片预览
型号: 73S1217F-IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 总线供电80515的系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [Bus-Powered 80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器时钟
文件页数/大小: 140 页 / 1066 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1217F-IMR/F的Datasheet PDF文件第27页浏览型号73S1217F-IMR/F的Datasheet PDF文件第28页浏览型号73S1217F-IMR/F的Datasheet PDF文件第29页浏览型号73S1217F-IMR/F的Datasheet PDF文件第30页浏览型号73S1217F-IMR/F的Datasheet PDF文件第32页浏览型号73S1217F-IMR/F的Datasheet PDF文件第33页浏览型号73S1217F-IMR/F的Datasheet PDF文件第34页浏览型号73S1217F-IMR/F的Datasheet PDF文件第35页  
DS_1217F_002  
73S1217F Data Sheet  
External Interrupt Control Register (INT5Ctl): 0xFF94 Å 0x00  
Table 14: The INT5Ctl Register  
MSB  
LSB  
PDMUX  
RTCIEN RTCINT USBIEN USBINT KPIEN  
KPINT  
Bit  
Symbol  
Function  
When set = 1, enables interrupts from USB, RTC, Keypad (normally going to  
int5), Smart Card interrupts (normally going to int4), or USR(7:0) pins (int0) to  
cause interrupt on int0. The assertion of the interrupt to int0 is delayed by  
INT5Ctl.7  
PDMUX 512 MPU clocks to allow the analog circuits, including the clock system, to  
stabilize. This bit must be set prior to asserting the PWRDN bit in order to  
properly configure the interrupts that will wake up the circuit. This bit is reset  
= 0 when this register is read.  
INT5Ctl.6  
INT5Ctl.5  
INT5Ctl.4  
INT5Ctl.3  
INT5Ctl.2  
INT5Ctl.1  
INT5Ctl.0  
RTCIEN RTC interrupt enable.  
RTCINT RTC interrupt flag.  
USBIEN USB interrupt enable.  
USBINT USB interrupt flag.  
KPIEN  
KPINT  
Keypad interrupt enable.  
Keypad interrupt flag.  
Miscellaneous Control Register 0 (MISCtl0): 0xFFF1 Å 0x00  
Table 15: The MISCtl0 Register  
MSB  
LSB  
SLPBK SSEL  
PWRDN  
Bit  
Symbol  
Function  
This bit sets the circuit into a low-power condition. All analog (high speed  
oscillator and VCO/PLL) functions are disabled 32 MPU clock cycles after  
this bit is set = 1. This allows time for the next instruction to set the STOP bit  
MISCtl0.7  
PWRDN in the PCON register to stop the CPU core. The RTC will stay active if it is  
set to operate from the 32kHz oscillator. The MPU is not operative in this  
mode. When set, this bit overrides the individual control bits that otherwise  
control power consumption.  
MISCtl0.6  
MISCtl0.5  
MISCtl0.4  
MISCtl0.3  
MISCtl0.2  
MISCtl0.1  
MISCtl0.0  
SLPBK  
SSEL  
UART loop back testing mode.  
Serial port pins select.  
Rev. 1.2  
31  
 
 复制成功!