欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST92F150JDV1Q6 参数 Datasheet PDF下载

ST92F150JDV1Q6图片预览
型号: ST92F150JDV1Q6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16日- BIT单电压闪存单片机系列内存, E3 TMEMULATED EEPROM , CAN 2.0B和J1850 BLPD [8/16-BIT SINGLE VOLTAGE FLASH MCU FAMILY WITH RAM, E3 TMEMULATED EEPROM, CAN 2.0B AND J1850 BLPD]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 426 页 / 3830 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号ST92F150JDV1Q6的Datasheet PDF文件第361页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第362页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第363页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第364页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第366页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第367页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第368页浏览型号ST92F150JDV1Q6的Datasheet PDF文件第369页  
10-BIT ANALOG TO DIGITAL CONVERTER (ADC)  
10.11.5 Register Description  
DATA REGISTERS (DiHR/DiLR)  
CHANNEL 2 DATA HIGH REGISTER (D2HR)  
R244 - Read/Write  
The conversion results for the 16 available chan-  
nels are loaded into the 32 Data Registers (two for  
each channel) following conversion of the corre-  
sponding analog input.  
Register Page: 61  
Reset Value: undefined  
7
0
CHANNEL 0 DATA HIGH REGISTER (D0HR)  
R240 - Read/Write  
D2.9 D2.8 D2.7 D2.6 D2.5 D2.4 D2.3 D2.2  
Register Page: 61  
Reset Value: undefined  
Bits 7:0 = D2.[9:2]: Channel 2 9:2 bit Data  
7
0
CHANNEL 2 DATA LOW REGISTER (D2LR)  
R245 - Read/Write  
D0.9 D0.8 D0.7 D0.6 D0.5 D0.4 D0.3 D0.2  
Register Page: 61  
Reset Value: xx00 0000  
Bits 7:0 = D0.[9:2]: Channel 0 9:2 bit Data  
7
0
0
CHANNEL 0 DATA LOW REGISTER (D0LR)  
R241 - Read/Write  
D2.1 D2.0  
0
0
0
0
0
Register Page: 61  
Reset Value: xx00 0000  
Bits 7:0 = D2.[1:0]: Channel 2 1:0 bit Data  
7
0
0
Bits 5:0 = Reserved, forced by hardware to 0.  
D0.1 D0.0  
0
0
0
0
0
CHANNEL 3 DATA HIGH REGISTER (D3HR)  
R246 - Read/Write  
Bits 7:6 = D0.[1:0]: Channel 0 1:0 bit Data  
Register Page: 61  
Reset Value: undefined  
Bits 5:0 = Reserved, forced by hardware to 0.  
7
0
CHANNEL 1 DATA HIGH REGISTER (D1HR)  
R242 - Read/Write  
D3.9 D3.8 D3.7 D3.6 D3.5 D3.4 D3.3 D3.2  
Register Page: 61  
Reset Value: undefined  
Bits 7:0 = D3.[9:2]: Channel 3 9:2 bit Data  
7
0
CHANNEL 3 DATA LOW REGISTER (D3LR)  
R247 - Read/Write  
D1.9 D1.8 D1.7 D1.6 D1.5 D1.4 D1.3 D1.2  
Register Page: 61  
Reset Value: xx00 0000  
Bits 7:0 = D1.[9:2]: Channel 1 9:2 bit Data  
7
0
0
CHANNEL 1 DATA LOW REGISTER (D1LR)  
R243 - Read/Write  
D3.1 D3.0  
0
0
0
0
0
Register Page: 61  
Reset Value: xx00 0000  
Bits 7:0 = D3.[1:0]: Channel 3 1:0 bit Data  
7
0
0
Bits 5:0 = Reserved, forced by hardware to 0.  
D1.1 D1.0  
0
0
0
0
0
Bits 7:0 = D1.[1:0]: Channel 1 1:0 bit Data  
Bits 5:0 = Reserved, forced by hardware to 0.  
365/426  
9
 复制成功!