欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC47M10X_07 参数 Datasheet PDF下载

LPC47M10X_07图片预览
型号: LPC47M10X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 100引脚增强型超级I / O控制器, LPC接口为消费类应用 [100 Pin Enhanced Super I/O Controller with LPC Interface for Consumer Applications]
分类和应用: 控制器PC
文件页数/大小: 188 页 / 1031 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LPC47M10X_07的Datasheet PDF文件第119页浏览型号LPC47M10X_07的Datasheet PDF文件第120页浏览型号LPC47M10X_07的Datasheet PDF文件第121页浏览型号LPC47M10X_07的Datasheet PDF文件第122页浏览型号LPC47M10X_07的Datasheet PDF文件第124页浏览型号LPC47M10X_07的Datasheet PDF文件第125页浏览型号LPC47M10X_07的Datasheet PDF文件第126页浏览型号LPC47M10X_07的Datasheet PDF文件第127页  
REG OFFSET  
NAME  
PME_EN2  
(hex)  
0B  
DESCRIPTION  
PME Wake Enable Register 2  
This register is used to enable individual LPC47M10x PME  
wake sources onto the nIO_PME wake bus.  
When the PME Wake Enable register bit for a wake source  
is active (“1”), if the source asserts a wake event so that  
the associated status bit is “1” and the PME_En bit is “1”,  
the source will assert the nIO_PME signal.  
When the PME Wake Enable register bit for a wake source  
is inactive (“0”), the PME Wake Status register will indicate  
the state of the wake source but will not assert the  
nIO_PME signal.  
Default = 0x00  
on VTR POR  
(R/W)  
Bit[0] GP10  
Bit[1] GP11  
Bit[2] GP12  
Bit[3] GP13  
Bit[4] GP14  
Bit[5] GP15  
Bit[6] GP16  
Bit[7] GP17  
The PME Wake Enable register is not affected by Vcc  
POR, SOFT RESET or HARD RESET.  
PME Wake Status Register 3  
PME_EN3  
0C  
This register is used to enable individual LPC47M10x PME  
wake sources onto the nIO_PME wake bus.  
When the PME Wake Enable register bit for a wake source  
is active (“1”), if the source asserts a wake event so that  
the associated status bit is “1” and the PME_En bit is “1”,  
the source will assert the nIO_PME signal.  
When the PME Wake Enable register bit for a wake source  
is inactive (“0”), the PME Wake Status register will indicate  
the state of the wake source but will not assert the  
nIO_PME signal.  
Default = 0x00  
on VTR POR  
(R/W)  
Bit[0] GP20  
Bit[1] GP21  
Bit[2] GP22  
Bit[3] DEVINT_EN (Enable bit for group SMI signal for PME)  
Bit[4] GP24  
Bit[5] GP25  
Bit[6] GP26  
Bit[7] GP27  
The PME Wake Enable register is not affected by Vcc  
POR, SOFT RESET or HARD RESET.  
Page 123  
 复制成功!