欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9210 参数 Datasheet PDF下载

LAN9210图片预览
型号: LAN9210
PDF下载: 下载PDF文件 查看货源
内容描述: 外形小巧单芯片以太网控制器与HP Auto-MDIX的 [Small Form Factor Single- Chip Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网
文件页数/大小: 458 页 / 4618 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9210的Datasheet PDF文件第35页浏览型号LAN9210的Datasheet PDF文件第36页浏览型号LAN9210的Datasheet PDF文件第37页浏览型号LAN9210的Datasheet PDF文件第38页浏览型号LAN9210的Datasheet PDF文件第40页浏览型号LAN9210的Datasheet PDF文件第41页浏览型号LAN9210的Datasheet PDF文件第42页浏览型号LAN9210的Datasheet PDF文件第43页  
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface  
Datasheet  
4.2.2.2  
Soft Reset (SRST)  
A soft reset is performed by setting the SRST bit of the Hardware Configuration Register (HW_CFG).  
A soft reset will reset the HBI, Host MAC, and System CSRs below address 100h. The soft reset also  
clears any TX or RX errors in the Host MAC transmitter and receiver (TXE/RXE). This reset does not  
latch the configuration straps. On soft reset, the EEPROM Loader is run, but loads only the MAC  
address into the Host MAC. No other values are loaded by the EEPROM Loader in this case.  
A soft reset typically takes 590uS, plus an additional time (550uS for I2C, 170uS for Microwire) when  
data is loaded from the EEPROM via the EEPROM Loader.  
4.2.3  
Single-Module Resets  
A single-module reset will reset only the specified module. Single-module resets do not latch the  
configuration straps or initiate the EEPROM Loader. A single-module reset is initiated by assertion of  
the following:  
„
„
„
Port 2 PHY Reset  
Port 1 PHY Reset  
Virtual PHY Reset  
4.2.3.1  
Port 2 PHY Reset  
A Port 2 PHY reset is performed by setting the PHY2_RST bit of the Reset Control Register  
(RESET_CTL) or the Reset bit in the Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x).  
Upon completion of the Port 2 PHY reset, the PHY2_RST and Reset bits are automatically cleared.  
No other modules of the LAN9312 are affected by this reset.  
In addition to the methods above, the Port 2 PHY is automatically reset after returning from a PHY  
power-down mode. This reset differs in that the PHY power-down mode reset does not reload or reset  
any of the PHY registers. Refer to Section 7.2.9, "PHY Power-Down Modes," on page 94 for additional  
information.  
Port 2 PHY reset completion can be determined by polling the PHY2_RST bit in the Reset Control  
Register (RESET_CTL) or the Reset bit in the Port x PHY Basic Control Register  
(PHY_BASIC_CONTROL_x) until it clears. Under normal conditions, the PHY2_RST and Reset bit will  
clear approximately 110uS after the Port 2 PHY reset occurrence.  
Note: When using the Reset bit to reset the Port 2 PHY, register bits designated as NASR are not  
reset.  
Refer to Section 7.2.10, "PHY Resets," on page 95 for additional information on Port 2 PHY resets.  
4.2.3.2  
Port 1 PHY Reset  
A Port 1 PHY reset is performed by setting the PHY1_RST bit of the Reset Control Register  
(RESET_CTL) or the Reset bit in the Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x).  
Upon completion of the Port 1 PHY reset, the PHY1_RST and Reset bits are automatically cleared.  
No other modules of the LAN9312 are affected by this reset.  
In addition to the methods above, the Port 1 PHY is automatically reset after returning from a PHY  
power-down mode. This reset differs in that the PHY power-down mode reset does not reload or reset  
any of the PHY registers. Refer to Section 7.2.9, "PHY Power-Down Modes," on page 94 for additional  
information.  
Port 1 PHY reset completion can be determined by polling the PHY1_RST bit in the Reset Control  
Register (RESET_CTL) or the Reset bit in the Port x PHY Basic Control Register  
(PHY_BASIC_CONTROL_x) until it clears. Under normal conditions, the PHY1_RST and Reset bit will  
clear approximately 110uS after the Port 1 PHY reset occurrence.  
SMSC LAN9312  
Revision 1.2 (04-08-08)  
DATA3S9HEET