10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM
Datasheet
VALID
A0-A2
nCS
t1
t2
t4
t3
t5
Note 3
t10
nRD
t8
t9
Note 2
t6
t7
nWR
D0-D15
VALID DATA
t11
t12
nIOCS16
VALID VALUE
CASE 2: BUSTMG pin = LOW or RBUSTMG bit = 1
min
Parameter
max
units
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
-5
0
-5
0
Address Setup to nRD Active
t1
t2
t3
t4
t5
t6
t7
t8
t9
Address Hold from nRD Inactive
nCS Setup to nRD Active
nCS Hold from nRD Inactive
Cycle Time (nRD Low to Next Time Low)
nRD Low to Valid Data
nRD High to Data High Impedance
nRD Low Width
4TARB*+30
60**
20
0
100
30
nRD High Width
t10
t11
t12
nWR
to nRD Low
20
nIOCS16 Output Delay from nCS Low
nIOCS16 Hold Delay from nCS High
40***
0****
*
TARB is the Arbitration Clock Period
TARB is identical to Topr if SLOW ARB = 0
TARB is twice Topr if SLOW ARB = 1
Topr is the period of operation clock. It depends on CKUP1 and CKUP0 bits
** t6 is measured from the latest active (valid) timing among nCS, nRD, A0-A2.
***
t11 is measured from the latest active (valid) timing among nCS, A0-A2.
t12 is measured from the earliest inactive (invalid) timing among nCS, A0-A2.
****
The Microcontroller typically accesses the COM20022 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
Note 1:
should be doubled when considering back-to-back COM20022 cycles.
Note 2:
Note 3:
Read cycle for Address Pointer Low/High Registers occurring after a read from
Data Register requires a minimum of 5TARB from the trailing edge of nRD to the
leading edge of the next nRD.
Read cycle for Address Pointer Low/High Registers occurring after a write to
Data Register requires a minimum of 5TARB from the trailing edge of nWR to the
leading edge of nRD.
Notes 2 and 3 are applied to an access to Data Register by DMA transfer.
Figure 8.6 - Non-Multiplexed Bus, 80XX-Like Control Signals; Read Cycle
Revision 09-27-07
Page 64
SMSC COM20022I
DATASHEET