欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F530-IM 参数 Datasheet PDF下载

C8051F530-IM图片预览
型号: C8051F530-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 8/4/2 KB ISP功能的Flash MCU系列 [8/4/2 kB ISP Flash MCU Family]
分类和应用:
文件页数/大小: 220 页 / 2701 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F530-IM的Datasheet PDF文件第100页浏览型号C8051F530-IM的Datasheet PDF文件第101页浏览型号C8051F530-IM的Datasheet PDF文件第102页浏览型号C8051F530-IM的Datasheet PDF文件第103页浏览型号C8051F530-IM的Datasheet PDF文件第105页浏览型号C8051F530-IM的Datasheet PDF文件第106页浏览型号C8051F530-IM的Datasheet PDF文件第107页浏览型号C8051F530-IM的Datasheet PDF文件第108页  
C8051F52x-53x  
SFR Definition 12.2. RSTSRC: Reset Source  
R/W  
R
R/W  
R/W  
R
R/W  
R/W  
R
Reset Value  
FERROR C0RSEF SWRSF WDTRSF MCDRSF PORSF  
PINRSF  
Bit0  
Variable  
Bit7  
Bit6  
Bit5  
Bit4  
Bit3  
Bit2  
Bit1  
SFR Address:  
0xEF  
Note: Software should avoid read modify write instructions when writing values to RSTSRC.  
Bit7:  
Bit6:  
UNUSED. Read = 1, Write = don't care.  
FERROR: Flash Error Indicator.  
0: Source of last reset was not a Flash read/write/erase error.  
1: Source of last reset was a Flash read/write/erase error.  
C0RSEF: Comparator0 Reset Enable and Flag.  
0: Read: Source of last reset was not Comparator0.  
Write: Comparator0 is not a reset source.  
1: Read: Source of last reset was Comparator0.  
Write: Comparator0 is a reset source (active-low).  
SWRSF: Software Reset Force and Flag.  
Bit5:  
Bit4:  
0: Read: Source of last reset was not a write to the SWRSF bit.  
Write: No Effect.  
1: Read: Source of last was a write to the SWRSF bit.  
Write: Forces a system reset.  
Bit3:  
Bit2:  
WDTRSF: Watchdog Timer Reset Flag.  
0: Source of last reset was not a WDT timeout.  
1: Source of last reset was a WDT timeout.  
MCDRSF: Missing Clock Detector Flag.  
0: Read: Source of last reset was not a Missing Clock Detector timeout.  
Write: Missing Clock Detector disabled.  
1: Read: Source of last reset was a Missing Clock Detector timeout.  
Write: Missing Clock Detector enabled; triggers a reset if a missing clock condition is  
detected.  
Bit1:  
PORSF: Power-On Reset Force and Flag.  
This bit is set anytime a power-on reset occurs. Writing this bit enables/disables the V  
DD  
monitor as a reset source. Note: writing ‘1’ to this bit before the V monitor is enabled  
DD  
and stabilized may cause a system reset. See register VDDMON (SFR Definition 12.1)  
0: Read: Last reset was not a power-on or V monitor reset.  
DD  
Write: V monitor is not a reset source.  
DD  
1: Read: Last reset was a power-on or V monitor reset; all other reset flags indeterminate.  
DD  
Write: V monitor is a reset source.  
DD  
Bit0:  
PINRSF: HW Pin Reset Flag.  
0: Source of last reset was not RST pin.  
1: Source of last reset was RST pin.  
104  
Rev. 0.3  
 复制成功!