欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第209页浏览型号C8051F363的Datasheet PDF文件第210页浏览型号C8051F363的Datasheet PDF文件第211页浏览型号C8051F363的Datasheet PDF文件第212页浏览型号C8051F363的Datasheet PDF文件第214页浏览型号C8051F363的Datasheet PDF文件第215页浏览型号C8051F363的Datasheet PDF文件第216页浏览型号C8051F363的Datasheet PDF文件第217页  
C8051F360/1/2/3/4/5/6/7/8/9  
18.5. SMBus Transfer Modes  
The SMBus interface may be configured to operate as master and/or slave. At any particular time, it will be  
operating in one of the following four modes: Master Transmitter, Master Receiver, Slave Transmitter, or  
Slave Receiver. The SMBus interface enters Master Mode any time a START is generated, and remains in  
Master Mode until it loses an arbitration or generates a STOP. An SMBus interrupt is generated at the end  
of all SMBus byte frames; however, note that the interrupt is generated before the ACK cycle when operat-  
ing as a receiver, and after the ACK cycle when operating as a transmitter.  
18.5.1. Master Transmitter Mode  
Serial data is transmitted on SDA while the serial clock is output on SCL. The SMBus interface generates  
the START condition and transmits the first byte containing the address of the target slave and the data  
direction bit. In this case the data direction bit (R/W) will be logic ‘0’ (WRITE). The master then transmits  
one or more bytes of serial data. After each byte is transmitted, an acknowledge bit is generated by the  
slave. The transfer is ended when the STO bit is set and a STOP is generated. Note that the interface will  
switch to Master Receiver Mode if SMB0DAT is not written following a Master Transmitter interrupt.  
Figure 18.5 shows a typical Master Transmitter sequence. Two transmit data bytes are shown, though any  
number of bytes may be transmitted. Notice that the ‘data byte transferred’ interrupts occur after the ACK  
cycle in this mode.  
S
SLA  
W
A
Data Byte  
A
Data Byte  
A
P
Interrupt  
Interrupt  
Interrupt  
Interrupt  
S = START  
P = STOP  
A = ACK  
Received by SMBus  
Interface  
W = WRITE  
Transmitted by  
SLA = Slave Address  
SMBus Interface  
Figure 18.5. Typical Master Transmitter Sequence  
Rev. 1.0  
213  
 复制成功!