欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第212页浏览型号C8051F363的Datasheet PDF文件第213页浏览型号C8051F363的Datasheet PDF文件第214页浏览型号C8051F363的Datasheet PDF文件第215页浏览型号C8051F363的Datasheet PDF文件第217页浏览型号C8051F363的Datasheet PDF文件第218页浏览型号C8051F363的Datasheet PDF文件第219页浏览型号C8051F363的Datasheet PDF文件第220页  
C8051F360/1/2/3/4/5/6/7/8/9  
18.5.4. Slave Transmitter Mode  
Serial data is transmitted on SDA and the clock is received on SCL. When slave events are enabled (INH  
= 0), the interface enters Slave Receiver Mode (to receive the slave address) when a START followed by a  
slave address and direction bit (READ in this case) is received. Upon entering Slave Transmitter Mode, an  
interrupt is generated and the ACKRQ bit is set. Software responds to the received slave address with an  
ACK, or ignores the received slave address with a NACK. If the received slave address is ignored, slave  
interrupts will be inhibited until a START is detected. If the received slave address is acknowledged, data  
should be written to SMB0DAT to be transmitted. The interface enters Slave Transmitter Mode, and trans-  
mits one or more bytes of data. After each byte is transmitted, the master sends an acknowledge bit; if the  
acknowledge bit is an ACK, SMB0DAT should be written with the next data byte. If the acknowledge bit is  
a NACK, SMB0DAT should not be written to before SI is cleared (Note: an error condition may be gener-  
ated if SMB0DAT is written following a received NACK while in Slave Transmitter Mode). The interface  
exits Slave Transmitter Mode after receiving a STOP. Note that the interface will switch to Slave Receiver  
Mode if SMB0DAT is not written following a Slave Transmitter interrupt. Figure 18.8 shows a typical Slave  
Transmitter sequence. Two transmitted data bytes are shown, though any number of bytes may be trans-  
mitted. Notice that the ‘data byte transferred’ interrupts occur after the ACK cycle in this mode.  
Interrupt  
S
SLA  
R
A
Data Byte  
A
Data Byte  
N
P
Interrupt  
Interrupt  
Interrupt  
S = START  
P = STOP  
N = NACK  
R = READ  
Received by SMBus  
Interface  
Transmitted by  
SMBus Interface  
SLA = Slave Address  
Figure 18.8. Typical Slave Transmitter Sequence  
216  
Rev. 1.0  
 复制成功!