欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第206页浏览型号C8051F363的Datasheet PDF文件第207页浏览型号C8051F363的Datasheet PDF文件第208页浏览型号C8051F363的Datasheet PDF文件第209页浏览型号C8051F363的Datasheet PDF文件第211页浏览型号C8051F363的Datasheet PDF文件第212页浏览型号C8051F363的Datasheet PDF文件第213页浏览型号C8051F363的Datasheet PDF文件第214页  
C8051F360/1/2/3/4/5/6/7/8/9  
SFR Definition 18.2. SMB0CN: SMBus Control  
SFR Page:  
SFR Address: 0xC0  
all pages  
(bit addressable)  
R
R
R/W  
STA  
Bit5  
R/W  
STO  
Bit4  
R
R
R/W  
ACK  
Bit1  
R/W  
SI  
Reset Value  
MASTER TXMODE  
ACKRQ ARBLOST  
00000000  
Bit7  
Bit6  
Bit3  
Bit2  
Bit0  
Bit 7:  
MASTER: SMBus Master/Slave Indicator.  
This read-only bit indicates when the SMBus is operating as a master.  
0: SMBus operating in Slave Mode.  
1: SMBus operating in Master Mode.  
Bit 6:  
Bit 5:  
TXMODE: SMBus Transmit Mode Indicator.  
This read-only bit indicates when the SMBus is operating as a transmitter.  
0: SMBus in Receiver Mode.  
1: SMBus in Transmitter Mode.  
STA: SMBus Start Flag.  
Write:  
0: No Start generated.  
1: When operating as a master, a START condition is transmitted if the bus is free (If the bus  
is not free, the START is transmitted after a STOP is received or a timeout is detected). If  
STA is set by software as an active Master, a repeated START will be generated after the  
next ACK cycle.  
Read:  
0: No Start or repeated Start detected.  
1: Start or repeated Start detected.  
Bit 4:  
STO: SMBus Stop Flag.  
Write:  
0: No STOP condition is transmitted.  
1: Setting STO to logic ‘1’ causes a STOP condition to be transmitted after the next ACK  
cycle. When the STOP condition is generated, hardware clears STO to logic ‘0’. If both  
STA and STO are set, a STOP condition is transmitted followed by a START condition.  
Read:  
0: No Stop condition detected.  
1: Stop condition detected (if in Slave Mode) or pending (if in Master Mode).  
ACKRQ: SMBus Acknowledge Request  
This read-only bit is set to logic ‘1’ when the SMBus has received a byte and needs the ACK  
bit to be written with the correct ACK response value.  
ARBLOST: SMBus Arbitration Lost Indicator.  
This read-only bit is set to logic ‘1’ when the SMBus loses arbitration while operating as a  
transmitter. A lost arbitration while a slave indicates a bus error condition.  
ACK: SMBus Acknowledge Flag.  
Bit 3:  
Bit 2:  
Bit 1:  
This bit defines the out-going ACK level and records incoming ACK levels. It should be writ-  
ten each time a byte is received (when ACKRQ=1), or read after each byte is transmitted.  
0: A "not acknowledge" has been received (if in Transmitter Mode) OR will be transmitted (if  
in Receiver Mode).  
1: An "acknowledge" has been received (if in Transmitter Mode) OR will be transmitted (if in  
Receiver Mode).  
Bit 0:  
SI: SMBus Interrupt Flag.  
This bit is set by hardware under the conditions listed in Table 18.3. SI must be cleared by  
software. While SI is set, SCL is held low and the SMBus is stalled.  
210  
Rev. 1.0  
 复制成功!